亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? div_clk.rpt

?? (珍藏)51單片機開發板原理圖應用范例、PCB圖
?? RPT
字號:
Project Information                                    d:\fast_adc\div_clk.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/27/2007 16:38:33

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


Untitled


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

div_clk   EPM7032SLC44-5   1        7        0      7       0           21 %

User Pins:                 1        7        0  



Project Information                                    d:\fast_adc\div_clk.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clkin' chosen for auto global Clock


Device-Specific Information:                           d:\fast_adc\div_clk.rpt
div_clk

***** Logic for device 'div_clk' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R  R  R                          
              E  E  E                    c  c  
              S  S  S                    l  l  
              E  E  E              c     k  k  
              R  R  R              l     o  o  
              V  V  V  V  G  G  G  k  G  u  u  
              E  E  E  C  N  N  N  i  N  t  t  
              D  D  D  C  D  D  D  n  D  2  3  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | clkout4 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | clkout0 
     GND | 10                                36 | clkout1 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | clkout5 
    #TMS | 13                                33 | clkout6 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                           d:\fast_adc\div_clk.rpt
div_clk

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   2/16( 12%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     7/16( 43%)   9/16( 56%)   0/16(  0%)   6/36( 16%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            11/32     ( 34%)
Total logic cells used:                          7/32     ( 21%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    7/32     ( 21%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  5.00
Total fan-in:                                    35

Total input pins required:                       1
Total fast input logic cells required:           0
Total output pins required:                      7
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      7
Total flipflops required:                        7
Total product terms required:                    7
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                           d:\fast_adc\div_clk.rpt
div_clk

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clkin


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                           d:\fast_adc\div_clk.rpt
div_clk

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  37     21    B         FF   +  t        0      0   0    0    0    6    0  clkout0
  36     22    B         FF   +  t        0      0   0    0    1    5    0  clkout1
  41     17    B         FF   +  t        0      0   0    0    2    4    0  clkout2
  40     18    B         FF   +  t        0      0   0    0    3    3    0  clkout3
  39     19    B         FF   +  t        0      0   0    0    4    2    0  clkout4
  34     23    B         FF   +  t        0      0   0    0    5    1    0  clkout5
  33     24    B         FF   +  t        0      0   0    0    6    0    0  clkout6


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                           d:\fast_adc\div_clk.rpt
div_clk

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                       Logic cells placed in LAB 'B'
        +------------- LC21 clkout0
        | +----------- LC22 clkout1
        | | +--------- LC17 clkout2
        | | | +------- LC18 clkout3
        | | | | +----- LC19 clkout4
        | | | | | +--- LC23 clkout5
        | | | | | | +- LC24 clkout6
        | | | | | | | 
        | | | | | | |   Other LABs fed by signals
        | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | A B |     Logic cells that feed LAB 'B':
LC21 -> * * * * * * * | - * | <-- clkout0
LC22 -> - * * * * * * | - * | <-- clkout1
LC17 -> - - * * * * * | - * | <-- clkout2
LC18 -> - - - * * * * | - * | <-- clkout3
LC19 -> - - - - * * * | - * | <-- clkout4
LC23 -> - - - - - * * | - * | <-- clkout5

Pin
43   -> - - - - - - - | - - | <-- clkin


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                           d:\fast_adc\div_clk.rpt
div_clk

** EQUATIONS **

clkin    : INPUT;

-- Node name is 'clkout0' = 'count0' from file "div_clk.tdf" line 8, column 7
-- Equation name is 'clkout0', location is LC021, type is output.
 clkout0 = TFFE( VCC, GLOBAL( clkin),  VCC,  VCC,  VCC);

-- Node name is 'clkout1' = 'count1' from file "div_clk.tdf" line 8, column 7
-- Equation name is 'clkout1', location is LC022, type is output.
 clkout1 = TFFE( clkout0, GLOBAL( clkin),  VCC,  VCC,  VCC);

-- Node name is 'clkout2' = 'count2' from file "div_clk.tdf" line 8, column 7
-- Equation name is 'clkout2', location is LC017, type is output.
 clkout2 = TFFE( _EQ001, GLOBAL( clkin),  VCC,  VCC,  VCC);
  _EQ001 =  clkout0 &  clkout1;

-- Node name is 'clkout3' = 'count3' from file "div_clk.tdf" line 8, column 7
-- Equation name is 'clkout3', location is LC018, type is output.
 clkout3 = TFFE( _EQ002, GLOBAL( clkin),  VCC,  VCC,  VCC);
  _EQ002 =  clkout0 &  clkout1 &  clkout2;

-- Node name is 'clkout4' = 'count4' from file "div_clk.tdf" line 8, column 7
-- Equation name is 'clkout4', location is LC019, type is output.
 clkout4 = TFFE( _EQ003, GLOBAL( clkin),  VCC,  VCC,  VCC);
  _EQ003 =  clkout0 &  clkout1 &  clkout2 &  clkout3;

-- Node name is 'clkout5' = 'count5' from file "div_clk.tdf" line 8, column 7
-- Equation name is 'clkout5', location is LC023, type is output.
 clkout5 = TFFE( _EQ004, GLOBAL( clkin),  VCC,  VCC,  VCC);
  _EQ004 =  clkout0 &  clkout1 &  clkout2 &  clkout3 &  clkout4;

-- Node name is 'clkout6' = 'count6' from file "div_clk.tdf" line 8, column 7
-- Equation name is 'clkout6', location is LC024, type is output.
 clkout6 = TFFE( _EQ005, GLOBAL( clkin),  VCC,  VCC,  VCC);
  _EQ005 =  clkout0 &  clkout1 &  clkout2 &  clkout3 &  clkout4 &  clkout5;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                    d:\fast_adc\div_clk.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 5,033K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产日产欧美一区| 欧美午夜电影网| 精品噜噜噜噜久久久久久久久试看 | 婷婷综合另类小说色区| 欧美天堂亚洲电影院在线播放| 亚洲国产一二三| 91精品在线免费观看| 久久精品国产一区二区三区免费看| 日韩欧美国产午夜精品| 六月丁香婷婷色狠狠久久| 久久久久久久久免费| 北岛玲一区二区三区四区 | 日韩一区中文字幕| 欧美亚洲国产一区二区三区 | 欧美大片顶级少妇| 成人午夜看片网址| 亚洲精品久久久蜜桃| 欧美在线|欧美| 狠狠色伊人亚洲综合成人| 国产精品网站在线播放| 欧洲av在线精品| 麻豆免费看一区二区三区| 国产亚洲精品免费| 在线视频你懂得一区二区三区| 亚洲va国产天堂va久久en| 久久综合久色欧美综合狠狠| 成人激情午夜影院| 亚洲va国产天堂va久久en| 久久久久久99久久久精品网站| 色老综合老女人久久久| 美国av一区二区| 自拍偷拍国产精品| 日韩欧美www| 91色婷婷久久久久合中文| 欧美aa在线视频| 亚洲图片你懂的| 日韩欧美中文字幕精品| 白白色 亚洲乱淫| 日韩avvvv在线播放| 中文字幕av一区二区三区免费看| 欧美三级午夜理伦三级中视频| 国内精品伊人久久久久av一坑| 一区二区三区 在线观看视频 | 制服丝袜日韩国产| aaa亚洲精品一二三区| 日本不卡的三区四区五区| 亚洲日本乱码在线观看| 日韩精品专区在线影院重磅| 91免费版在线看| 国产一区二区三区久久久| 亚洲一区二区三区美女| 国产精品伦一区二区三级视频| 91精品久久久久久久99蜜桃| 99国产欧美久久久精品| 国产精品77777竹菊影视小说| 天天综合天天做天天综合| 亚洲色图在线视频| 久久美女高清视频| 91精品国产91久久久久久最新毛片 | 欧美性淫爽ww久久久久无| 粉嫩蜜臀av国产精品网站| 免费成人在线观看视频| 午夜免费久久看| 一区二区三区 在线观看视频| 国产日韩精品久久久| 日韩精品影音先锋| 欧美一二三四在线| 欧美日韩一区精品| 欧美视频在线观看一区二区| 99国产精品99久久久久久| av中文字幕不卡| 波多野洁衣一区| www.色精品| 99久久精品免费看国产免费软件| 国产精品一卡二卡| 国产酒店精品激情| 国产91精品入口| 国产精品一区二区果冻传媒| 国产乱子轮精品视频| 九色综合国产一区二区三区| 经典三级视频一区| 国产一区二区三区精品视频| 国产剧情在线观看一区二区| 国产在线麻豆精品观看| 国产一区二区三区免费看| 国产麻豆9l精品三级站| 国产精品一区二区久久不卡| 国产福利不卡视频| av在线不卡观看免费观看| 99久久免费视频.com| 色香蕉成人二区免费| 91福利社在线观看| 精品视频资源站| 欧美一区二区在线不卡| 欧美电影免费观看高清完整版在| 日韩免费福利电影在线观看| 精品处破学生在线二十三| 久久精品亚洲精品国产欧美| 国产精品美女久久久久久| 一区二区三区四区不卡视频 | 亚洲午夜av在线| 免费精品视频在线| 国产麻豆精品视频| 色久综合一二码| 欧美久久高跟鞋激| 精品国产免费人成在线观看| 国产精品网曝门| 亚洲最大成人网4388xx| 男女男精品视频网| 成人爽a毛片一区二区免费| 一本色道久久综合亚洲91| 欧美精选在线播放| 国产亚洲短视频| 洋洋成人永久网站入口| 韩国一区二区三区| 94色蜜桃网一区二区三区| 91精品国产综合久久精品| 久久久久久久久久久久久夜| 亚洲免费在线视频一区 二区| 日韩激情av在线| 国产精品一品二品| 欧美片网站yy| 国产清纯白嫩初高生在线观看91| 一区二区不卡在线播放 | 亚洲乱码国产乱码精品精小说 | 日韩福利视频导航| 99久久国产综合精品色伊 | 欧美美女直播网站| 欧美国产1区2区| 美女一区二区在线观看| 99re成人精品视频| 久久久久久电影| 日韩精品免费专区| av成人免费在线观看| 4hu四虎永久在线影院成人| 久久久久久久av麻豆果冻| 午夜精品福利在线| 国产寡妇亲子伦一区二区| 91久久精品午夜一区二区| 在线区一区二视频| 欧美国产综合色视频| 日韩在线观看一区二区| 成人黄色a**站在线观看| 91麻豆精品国产91久久久久久久久| 综合电影一区二区三区| 另类小说欧美激情| 色婷婷精品久久二区二区蜜臂av| 日韩视频在线你懂得| 国产欧美视频一区二区| 紧缚捆绑精品一区二区| 欧美色欧美亚洲另类二区| 国产日产欧美一区| 热久久一区二区| 欧美精选一区二区| 亚洲乱码日产精品bd| 成人丝袜18视频在线观看| 欧美大片在线观看一区| 三级影片在线观看欧美日韩一区二区| 成人综合婷婷国产精品久久蜜臀| 日韩视频免费观看高清在线视频| 综合久久久久久| 国产成人av一区二区三区在线观看| 制服视频三区第一页精品| 亚洲人成亚洲人成在线观看图片| 播五月开心婷婷综合| 久久一日本道色综合| 美国毛片一区二区三区| 欧美日韩夫妻久久| 午夜精品影院在线观看| 色婷婷久久99综合精品jk白丝| 国产精品女主播av| 国产九色精品成人porny| 欧美高清在线一区二区| 国产福利一区二区三区视频在线| 日韩视频国产视频| 天堂久久久久va久久久久| 欧美色精品在线视频| 国产精品国产三级国产普通话99 | 午夜电影一区二区| 欧美高清视频在线高清观看mv色露露十八| 日韩伦理电影网| 91亚洲国产成人精品一区二三| 久久久久久一二三区| 99亚偷拍自图区亚洲| 国产精品嫩草影院com| 国产成人av福利| 国产精品美女久久久久久2018| 91色porny在线视频| 一二三区精品福利视频| 在线观看三级视频欧美| 亚洲国产欧美在线| 日韩亚洲欧美一区二区三区| 久久精品国产一区二区| 精品久久人人做人人爱| 国产专区欧美精品| 国产精品美女久久久久久久 | 91婷婷韩国欧美一区二区| ●精品国产综合乱码久久久久| 国产精品一区二区x88av| 亚洲毛片av在线|