?? memparam_x52.inc
字號:
;
; Copyright (c) Microsoft Corporation. All rights reserved.
;
;
; Use of this source code is subject to the terms of the Microsoft end-user
; license agreement (EULA) under which you licensed this SOFTWARE PRODUCT.
; If you did not accept the terms of the EULA, you are not authorized to use
; this source code. For a copy of the EULA, please see the LICENSE.RTF on your
; install media.
;
;-------------------------------------------------------------------------------
;
; Header: MemParam_X52.inc
;
; This header file defines only those registers required by the startup
; code. All addresses are based off the physical addresses (PA) defined
; in s3c6410_base_reg.h (s3c6410_base_reg.inc).
;
;-------------------------------------------------------------------------------
; Include the system definitions
; INCLUDE s3c6410.inc
GBLL USE_DMC0
GBLL USE_DMC0_CHIP0
GBLL USE_DMC0_CHIP1
GBLL USE_DMC1
GBLL USE_DMC1_CHIP0
GBLL USE_DMC1_CHIP1
;-------------------------------------------------------------------------------
; DDR Timing Parameter
;-------------------------------------------------------------------------------
DDR_tREFRESH EQU 7800 ; ns 7800
DDR_tRAS EQU 45 ; ns (min: 45ns)
DDR_tRC EQU 68 ; ns (min: 67.5ns)
DDR_tRCD EQU 23 ; ns (min: 22.5ns)
DDR_tRFC EQU 80 ; ns (min: 80ns)
DDR_tRP EQU 23 ; ns (min: 22.5ns)
DDR_tRRD EQU 15 ; ns (min: 15ns)
DDR_tWR EQU 15 ; ns (min: 15ns)
DDR_tXSR EQU 120 ; ns (min: 120ns)
DDR_CASL EQU 3 ; CAS Latency 3
;-------------------------------------------------------------------------------
; Definitions for memory configuration
;-------------------------------------------------------------------------------
USE_DMC0 SETL {FALSE}
USE_DMC0_CHIP0 SETL {FALSE}
USE_DMC0_CHIP1 SETL {FALSE}
USE_DMC1 SETL {TRUE}
USE_DMC1_CHIP0 SETL {TRUE}
USE_DMC1_CHIP1 SETL {TRUE}
;-------------------------------------------------------------------------------
; Memory Configuration Register
; CKE_Ctrl[31], Active_Chip[22:21], Qos_master[20:18], Burst[17:15], Stop_mem_clock[14]
; Auto_power_down[13], Pwr_down_prd[12:7], AP bit[6], Row bit[5:3], Column bit[2:0]
; CKE_Ctrl : 1'b0(One CKE Ctrl), 1'b1(Individual CKE Ctrl)
; Active Chip : 2'b00 (1chip), 2'b01(2chips)
; Memory Burst: 3'b000 (Burst1), 3'b001(Burst2), 3'b010(Burst4), 3'b011(Burst8), 3'b100(Burst16)
; added by chung.080305
; 31th register in P1MEMCFG shoud be set as '0' to support one cke control
DMC1_MEM_CFG EQU ((0<<31)+(1<<21)+(0<<18)+(2<<15)+(1<<14)+(0<<13)+(0<<7)+(0<<6)+(2<<3)+(1<<0)) ; colum A0~A8
;DMC1_MEM_CFG EQU 0x80210011
;-------------------------------------------------------------------------------
; Memory Configuration 2 Register
; Read Delay[12:11], Memory Type[10:8], Memory Width[7:6], Bank bits[5:4], DQM init[2], Clock[1:0]
; Read Delay : 2'b00 (SDRAM), 2'b01 (DDR,mDDR), 2'b10 = Read Delay 2 cycle
; Memory Type: 3'b000(SDRAM), 3'b001(DDR), 3'b011(mDDR), 3'b010(Embedded DRAM)
; Memory Width : 2'b00 (16bit), 2'b01(32bit)
; DQM init : DQM state at reset
; Clock Config: AXI and Memory Clock are sync.
DMC1_MEM_CFG2 EQU ((1<<11)+(3<<8)+(1<<6)+(0<<4)+(0<<2)+(1<<0))
;DMC1_MEM_CFG2 EQU 0xB41
;-------------------------------------------------------------------------------
; CHIP Configuration Register
; BRC_RBC[16], Addr_match[15:8], Addr_Mask[7:0]
; BRC_RBC: 1'b0 (Row-Bank-Column), 1'b1 (Bank-Row-Column)
; Addr_match: AXI_addr[31:24], Ex) 0x5000_0000, Set 0x50
; Addr_Mask : AXI_addr[31:24], Ex) 0x57ff_ffff, Set 0xF8
[ SMDK6410_X5D
DMC1_CHIP0_CFG EQU ((1<<16)+(0x50<<8)+(0xF8<<0)) ; BRC (Linear Address Mapping), OnDRAM can't Use RBC (A Port Only for Modem!!!)
DMC1_CHIP1_CFG EQU ((1<<16)+(0x60<<8)+(0xF8<<0))
|
DMC1_CHIP0_CFG EQU ((1<<16)+(0x50<<8)+(0xFC<<0)) ; BRC (Linear Address Mapping), OnDRAM can't Use RBC (A Port Only for Modem!!!)
DMC1_CHIP1_CFG EQU ((1<<16)+(0x54<<8)+(0xFC<<0)) ; BRC (Linear Address Mapping), OnDRAM can't Use RBC (A Port Only for Modem!!!)
]
; User Configuration Register
; DQS3[7:6], DQS2[5:4], DQS1[3:2], DQS0[1:0]
DMC1_USER_CFG EQU 0x0
;-------------------------------------------------------------------------------
; Memory Configurations for DMC
; (HCLK: DMC Clock)
;-------------------------------------------------------------------------------
;---------------------------
; mDDR Memory Configuration
;---------------------------
[ {TRUE}
DMC_DDR_BA_EMRS EQU (2)
DMC_DDR_MEM_CASLAT EQU (3)
DMC_DDR_CAS_LATENCY EQU (DDR_CASL<<1) ; 6 Set Cas Latency to 3
DMC_DDR_t_DQSS EQU (1) ; Min 0.75 ~ 1.25
DMC_DDR_t_MRD EQU (2) ; Min 2 tck
DMC_DDR_t_RAS EQU (((HCLK/1000*DDR_tRAS)+500000)/1000000+1) ; 7, Min 45ns
DMC_DDR_t_RC EQU (((HCLK/1000*DDR_tRC)+500000)/1000000+1) ; 10, Min 67.5ns
DMC_DDR_t_RCD EQU (((HCLK/1000*DDR_tRCD)+500000)/1000000+1) ; 4,5(TRM), Min 22.5ns
DMC_DDR_schedule_RCD EQU ((DMC_DDR_t_RCD -3) <<3);
DMC_DDR_t_RFC EQU (((HCLK/1000*DDR_tRFC)+500000)/1000000+1) ; 11,18(TRM) Min 80ns
DMC_DDR_schedule_RFC EQU ((DMC_DDR_t_RFC -3) <<5);
DMC_DDR_t_RP EQU (((HCLK/1000*DDR_tRP)+500000)/1000000+1) ; 4, 5(TRM) Min 22.5ns
DMC_DDR_schedule_RP EQU ((DMC_DDR_t_RP -3) <<3);
DMC_DDR_t_RRD EQU (((HCLK/1000*DDR_tRRD)+500000)/1000000+1) ; 3, Min 15ns
DMC_DDR_t_WR EQU (((HCLK/1000*DDR_tWR)+500000)/1000000+1) ; Min 15ns
DMC_DDR_t_WTR EQU (2)
DMC_DDR_t_XP EQU (2) ; 1tck + tIS(1.5ns)
DMC_DDR_t_XSR EQU (((HCLK/1000*DDR_tXSR)+500000)/1000000+1) ; 17, Min 120ns
DMC_DDR_t_ESR EQU (DMC_DDR_t_XSR)
DMC_DDR_REFRESH_PRD EQU (((HCLK/1000*DDR_tREFRESH)+500000)/1000000) ; TRM 2656
]
END
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -