亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart.mpf

?? 一個串口的完整FPGA工程
?? MPF
?? 第 1 頁 / 共 3 頁
字號:
; The default is 1.
; WLFCollapseMode = 0

; Turn on/off undebuggable SystemC type warnings. Default is on.
; ShowUndebuggableScTypeWarning = 0

; Turn on/off unassociated SystemC name warnings. Default is off.
; ShowUnassociatedScNameWarning = 1

; Set SystemC default time unit.
; Set to fs, ps, ns, us, ms, or sec with optional 
; prefix of 1, 10, or 100.  The default is 1 ns.
; The ScTimeUnit value is honored if it is coarser than Resolution.
; If ScTimeUnit is finer than Resolution, it is set to the value
; of Resolution. For example, if Resolution is 100ps and ScTimeUnit is ns,
; then the default time unit will be 1 ns.  However if Resolution 
; is 10 ns and ScTimeUnit is ns, then the default time unit will be 10 ns.
ScTimeUnit = ns

; Set the SCV relationship name that will be used to identify phase
; relations.  If the name given to a transactor relation matches this
; name, the transactions involved will be treated as phase transactions
ScvPhaseRelationName = mti_phase


; Do not exit when executing sc_stop().
; If this is enabled, the control will be returned to the user before exiting
; the simulation. This can make some cleanup tasks easier before kernel exits.
; The default is off.
; NoExitOnScStop = 1

; Run simulator in assertion debug mode. Default is off.
; AssertionDebug = 1

; Turn on/off PSL/SVA concurrent assertion pass enable. Default is on.
; AssertionPassEnable = 0 

; Turn on/off PSL/SVA concurrent assertion fail enable. Default is on.
; AssertionFailEnable = 0

; Set PSL/SVA concurrent assertion pass limit. Default is -1.
; Any positive integer, -1 for infinity.
; AssertionPassLimit = 1

; Set PSL/SVA concurrent assertion fail limit. Default is -1.
; Any positive integer, -1 for infinity.
; AssertionFailLimit = 1

; Turn on/off PSL concurrent assertion pass log. Default is off.
; The flag does not affect SVA
; AssertionPassLog = 1

; Turn on/off PSL concurrent assertion fail log. Default is on.
; The flag does not affect SVA
; AssertionFailLog = 0

; Set action type for PSL/SVA concurrent assertion fail action. Default is continue.
; 0 = Continue  1 = Break  2 = Exit
; AssertionFailAction = 1

; Turn on/off code coverage
; CodeCoverage = 0

; Count all code coverage condition and expression truth table rows that match.
; CoverCountAll = 1

; Turn on/off all PSL/SVA cover directive enables.  Default is on.
; CoverEnable = 0

; Turn on/off PSL/SVA cover log.  Default is off.
; CoverLog = 1

; Set "at_least" value for all PSL/SVA cover directives.  Default is 1.
; CoverAtLeast = 2

; Set "limit" value for all PSL/SVA cover directives.  Default is -1.
; Any positive integer, -1 for infinity.
; CoverLimit = 1

; Specify the coverage database filename.  Default is "" (i.e. database is NOT automatically saved on close). 
; UCDBFilename = vsim.ucdb

; Set weight for all PSL/SVA cover directives.  Default is 1.
; CoverWeight = 2

; Check vsim plusargs.  Default is 0 (off).
; 0 = Don't check plusargs
; 1 = Warning on unrecognized plusarg
; 2 = Error and exit on unrecognized plusarg
; CheckPlusargs = 1

; Load the specified shared objects with the RTLD_GLOBAL flag.
; This gives global visibility to all symbols in the shared objects,
; meaning that subsequently loaded shared objects can bind to symbols
; in the global shared objects.  The list of shared objects should
; be whitespace delimited.  This option is not supported on the
; Windows or AIX platforms.
; GlobalSharedObjectList = example1.so example2.so example3.so

; Run the 0in tools from within the simulator. 
; Default value set to 0. Please set it to 1 to invoke 0in.
; VsimZeroIn = 1

; Set the options to be passed to the 0in tools.
; Default value set to "". Please set it to appropriate options needed.
; VsimZeroInOptions = ""

; Initial seed for the Random Number Generator (RNG) of the root thread (SystemVerilog).
; Sv_Seed = 0

; Maximum size of dynamic arrays that are resized during randomize().
; The default is 1000. A value of 0 indicates no limit.
; SolveArrayResizeMax = 1000

; Error message severity when randomize() failure is detected (SystemVerilog).
; The default is 0 (no error).
; 0 = No error  1 = Warning  2 = Error  3 = Failure  4 = Fatal
; SolveFailSeverity = 0

; Enable/disable debug information for randomize() failures (SystemVerilog).
; The default is 0 (disabled). Set to 1 to enable.
; SolveFailDebug = 0

; When SolveFailDebug is enabled, this value specifies the maximum number of
; constraint subsets that will be tested for conflicts.
; The default is 0 (no limit).
; SolveFailDebugLimit = 0

; When SolveFailDebug is eanbled, this value specifies the maximum size of
; constraint subsets that will be tested for conflicts.
; The default value is 0 (no limit).
; SolveFailDebugMaxSet = 0

; Specify random sequence compatiblity with a prior letter release. This 
; option is used to get the same random sequences during simulation as
; as a prior letter release. Only prior letter releases (of the current
; number release) are allowed.
; Note: To achieve the same random sequences, solver optimizations and/or
; bug fixes introduced since the specified release may be disabled - 
; yielding the performance / behavior of the prior release.
; Default value set to "" (random compatibility not required).
; SolveRev = ""

; Environment variable expansion of command line arguments has been depricated 
; in favor shell level expansion.  Universal environment variable expansion 
; inside -f files is support and continued support for MGC Location Maps provide
; alternative methods for handling flexible pathnames.
; The following line may be uncommented and the value set to 1 to re-enable this 
; deprecated behavior.  The default value is 0.
; DeprecatedEnvironmentVariableExpansion = 0

; Retroactive Recording uses a limited number of private data channels in the WLF
; file.  Too many channels degrade WLF performance.  If the limit is reached, 
; simulation ends with a fatal error.  You may change this limit as needed, but be
; aware of the implications of too many channels.  The value must be an integer
; greater than or equal to zero, where zero disables all retroactive recording.
; RetroChannelLimit = 20

; Options to give vopt when code coverage is turned on.
; Default is "+acc=lprnb -opt=-merge -opt=-suppressAlways"
; VoptCoverageOptions = +acc=lprnb -opt=-merge -opt=-suppressAlways

[lmc]
; The simulator's interface to Logic Modeling's SmartModel SWIFT software
libsm = $MODEL_TECH/libsm.sl
; The simulator's interface to Logic Modeling's SmartModel SWIFT software (Windows NT)
; libsm = $MODEL_TECH/libsm.dll
;  Logic Modeling's SmartModel SWIFT software (HP 9000 Series 700)
; libswift = $LMC_HOME/lib/hp700.lib/libswift.sl
;  Logic Modeling's SmartModel SWIFT software (IBM RISC System/6000)
; libswift = $LMC_HOME/lib/ibmrs.lib/swift.o
;  Logic Modeling's SmartModel SWIFT software (Sun4 Solaris)
; libswift = $LMC_HOME/lib/sun4Solaris.lib/libswift.so
;  Logic Modeling's SmartModel SWIFT software (Windows NT)
; libswift = $LMC_HOME/lib/pcnt.lib/libswift.dll
;  Logic Modeling's SmartModel SWIFT software (Linux)
; libswift = $LMC_HOME/lib/x86_linux.lib/libswift.so

; The simulator's interface to Logic Modeling's hardware modeler SFI software
libhm = $MODEL_TECH/libhm.sl
; The simulator's interface to Logic Modeling's hardware modeler SFI software (Windows NT)
; libhm = $MODEL_TECH/libhm.dll
;  Logic Modeling's hardware modeler SFI software (HP 9000 Series 700)
; libsfi = <sfi_dir>/lib/hp700/libsfi.sl
;  Logic Modeling's hardware modeler SFI software (IBM RISC System/6000)
; libsfi = <sfi_dir>/lib/rs6000/libsfi.a
;  Logic Modeling's hardware modeler SFI software (Sun4 Solaris)
; libsfi = <sfi_dir>/lib/sun4.solaris/libsfi.so
;  Logic Modeling's hardware modeler SFI software (Windows NT)
; libsfi = <sfi_dir>/lib/pcnt/lm_sfi.dll
;  Logic Modeling's hardware modeler SFI software (Linux)
; libsfi = <sfi_dir>/lib/linux/libsfi.so

[msg_system]
; Change a message severity or suppress a message.
; The format is: <msg directive> = <msg number>[,<msg number>...]
; Examples:
;   note = 3009
;   warning = 3033
;   error = 3010,3016
;   fatal = 3016,3033
;   suppress = 3009,3016,3043
; The command verror <msg number> can be used to get the complete
; description of a message.

; Control transcripting of elaboration/runtime messages.
; The default is to have messages appear in the transcript and 
; recorded in the wlf file (messages that are recorded in the
; wlf file can be viewed in the MsgViewer).  The other settings
; are to send messages only to the transcript or only to the 
; wlf file.  The valid values are
;    both  {default}
;    tran  {transcript only}
;    wlf   {wlf file only}
; msgmode = both
[Project]
Project_Version = 6
Project_DefaultLib = work
Project_SortMethod = unused
Project_Files_Count = 7
Project_File_0 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/rxd.v
Project_File_P_0 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} last_compile 1241706768 vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_showsource 0 vlog_hazard 0 vlog_0InOptions {} ood 0 vlog_upper 0 compile_to work vlog_options {} compile_order 4 cover_expr 0 dont_compile 0 cover_stmt 0
Project_File_1 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/top.v
Project_File_P_1 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} last_compile 1241708620 vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_showsource 0 vlog_hazard 0 vlog_0InOptions {} ood 0 vlog_upper 0 compile_to work vlog_options {} compile_order 5 cover_expr 0 dont_compile 0 cover_stmt 0
Project_File_2 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/divider.v
Project_File_P_2 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} last_compile 1237903858 vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_showsource 0 vlog_hazard 0 vlog_0InOptions {} ood 0 vlog_upper 0 compile_to work vlog_options {} compile_order 2 cover_expr 0 dont_compile 0 cover_stmt 0
Project_File_3 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/txd.v
Project_File_P_3 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} last_compile 1238093268 vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_showsource 0 vlog_hazard 0 vlog_0InOptions {} ood 0 vlog_upper 0 compile_to work vlog_options {} compile_order 6 cover_expr 0 dont_compile 0 cover_stmt 0
Project_File_4 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/ebi.v
Project_File_P_4 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} last_compile 1238079316 vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_showsource 0 vlog_hazard 0 vlog_0InOptions {} ood 0 vlog_upper 0 compile_to work vlog_options {} compile_order 3 cover_expr 0 dont_compile 0 cover_stmt 0
Project_File_5 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/uart.v
Project_File_P_5 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} last_compile 1238166984 vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_showsource 0 vlog_hazard 0 vlog_0InOptions {} ood 0 vlog_upper 0 compile_to work vlog_options {} compile_order 1 cover_expr 0 dont_compile 0 cover_stmt 0
Project_File_6 = F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/testbench/top_tb.v
Project_File_P_6 = cover_toggle 0 vlog_protect 0 file_type verilog group_id 0 cover_exttoggle 0 cover_cond 0 vlog_nodebug 0 vlog_1995compat 0 last_compile 1238176458 cover_fsm 0 cover_branch 0 vlog_noload 0 folder {Top Level} vlog_enable0In 0 vlog_disableopt 0 vlog_vopt 1 vlog_hazard 0 vlog_showsource 0 ood 0 vlog_0InOptions {} vlog_options {} compile_to work vlog_upper 0 compile_order 0 dont_compile 0 cover_expr 0 cover_stmt 0
Project_Sim_Count = 0
Project_Folder_Count = 0
Echo_Compile_Output = 0
Save_Compile_Report = 1
Project_Opt_Count = 0
ForceSoftPaths = 0
ReOpenSourceFiles = 1
VERILOG_DoubleClick = Edit
VERILOG_CustomDoubleClick = 
VHDL_DoubleClick = Edit
VHDL_CustomDoubleClick = 
PSL_DoubleClick = Edit
PSL_CustomDoubleClick = 
TEXT_DoubleClick = Edit
TEXT_CustomDoubleClick = 
SYSTEMC_DoubleClick = Edit
SYSTEMC_CustomDoubleClick = 
TCL_DoubleClick = Edit
TCL_CustomDoubleClick = 
MACRO_DoubleClick = Edit
MACRO_CustomDoubleClick = 
VCD_DoubleClick = Edit
VCD_CustomDoubleClick = 
SDF_DoubleClick = Edit
SDF_CustomDoubleClick = 
XML_DoubleClick = Edit
XML_CustomDoubleClick = 
LOGFILE_DoubleClick = Edit
LOGFILE_CustomDoubleClick = 
EditorState = {tabbed horizontal 1} {F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/src/top.v 0 1} {F:/EdaOk/project/PeriphDIY/uart/fpga/V0p10/testbench/top_tb.v 0 0}
Project_Major_Version = 6
Project_Minor_Version = 2

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲动漫第一页| 中文字幕欧美国产| 日本韩国欧美一区二区三区| 国产精品一区二区x88av| 麻豆精品视频在线观看| 免费黄网站欧美| 裸体健美xxxx欧美裸体表演| 日本不卡视频一二三区| 久久99国产精品免费| 精品一区二区三区在线播放 | 99综合电影在线视频| 成人亚洲精品久久久久软件| 国产成人综合在线观看| 成人小视频免费观看| 成人三级在线视频| 91在线高清观看| 欧美色图12p| 日韩欧美激情一区| 国产亚洲女人久久久久毛片| 国产欧美一区二区在线观看| 中文字幕中文字幕一区二区| 伊人性伊人情综合网| 天使萌一区二区三区免费观看| 亚洲婷婷在线视频| 日本成人超碰在线观看| 久久不见久久见免费视频7| 国产成人精品影院| 色菇凉天天综合网| 日韩亚洲欧美在线| 国产精品美女一区二区| 亚洲一区二区黄色| 极品销魂美女一区二区三区| 成人美女在线观看| 欧美精品123区| 国产精品你懂的在线| 视频一区二区三区中文字幕| 国产一区二区三区四区五区美女 | 色噜噜夜夜夜综合网| 欧美美女bb生活片| 国产亚洲欧美激情| 日韩精品一二三区| 色综合天天综合网天天看片| 欧美肥大bbwbbw高潮| 中文一区在线播放| 日韩精品国产欧美| 一本久久a久久精品亚洲| 日韩久久精品一区| 亚洲一级二级三级| 成人av电影免费在线播放| 91精品国产色综合久久不卡蜜臀| 国产精品理伦片| 国内成人免费视频| 欧美精品1区2区| 亚洲国产视频网站| 成人a区在线观看| 久久精品人人做人人综合| 亚洲va在线va天堂| 91搞黄在线观看| 中文字幕在线不卡| 国产高清不卡二三区| 欧美日韩国产中文| 亚洲综合成人在线| 色婷婷综合久色| 亚洲天天做日日做天天谢日日欢| 国产资源在线一区| 欧美一级欧美一级在线播放| 亚洲综合一区在线| 日本伦理一区二区| 亚洲欧美一区二区三区国产精品| 成人黄色电影在线| 中文字幕中文乱码欧美一区二区| 国产99久久久国产精品| 久久精品一区四区| 国产精品亚洲一区二区三区妖精| 欧美一区二区三区视频免费| 视频一区二区欧美| 日韩欧美一二三四区| 免费成人美女在线观看| 日韩欧美国产一区二区三区 | 成人avav在线| 国产精品免费人成网站| 成人一区二区三区视频 | 色综合久久88色综合天天免费| 国产精品久久久爽爽爽麻豆色哟哟| 极品少妇xxxx偷拍精品少妇| 2019国产精品| 成人黄色777网| 亚洲精品高清在线观看| 欧美卡1卡2卡| 久久99国产乱子伦精品免费| 精品播放一区二区| heyzo一本久久综合| 一区二区三区国产精品| 欧美日韩亚州综合| 久久av资源站| 国产欧美日韩综合精品一区二区| 波波电影院一区二区三区| 亚洲卡通动漫在线| 91麻豆精品国产91久久久| 黑人精品欧美一区二区蜜桃 | 亚洲成人精品一区| 欧美电影免费观看高清完整版在线| 久久99精品国产.久久久久| 国产精品色眯眯| 欧美性大战xxxxx久久久| 麻豆极品一区二区三区| 国产精品久久久久久久久快鸭 | eeuss影院一区二区三区| 亚洲美女免费视频| 欧美一级片在线看| 99综合电影在线视频| 青青草成人在线观看| 日本一区二区综合亚洲| 欧美视频第二页| 国产一区二区视频在线| 亚洲丰满少妇videoshd| 国产色产综合产在线视频| 欧美日韩中文国产| 粉嫩aⅴ一区二区三区四区| 亚洲午夜私人影院| 日本一区二区三区高清不卡 | 精品国产乱码久久久久久久久| 成人免费高清在线| 久久99久久精品| 亚洲成年人影院| 国产精品久久免费看| 日韩免费看的电影| 欧美日免费三级在线| 9人人澡人人爽人人精品| 国产乱色国产精品免费视频| 亚洲一区二区五区| 中文字幕一区二区三区av| 国产精品丝袜久久久久久app| 亚洲va中文字幕| 国产精品国产三级国产| 2020国产成人综合网| eeuss鲁片一区二区三区| 欧美高清在线一区二区| 久久久无码精品亚洲日韩按摩| 久久理论电影网| 国产精品电影一区二区三区| 亚洲一区二区三区视频在线播放 | 日韩欧美国产综合| 国产日韩欧美一区二区三区乱码| 最新欧美精品一区二区三区| 一区二区三区高清在线| 日本成人中文字幕在线视频| 国产99精品视频| 欧美日韩一区二区在线观看视频| 日韩欧美一级片| 亚洲人快播电影网| 强制捆绑调教一区二区| 粉嫩av一区二区三区| 欧美日韩亚洲丝袜制服| 日本一区二区成人在线| 丝袜亚洲另类丝袜在线| 成人激情免费视频| 91精品国产麻豆| 综合在线观看色| 久久国产免费看| 色网站国产精品| 欧美精品一区二区三区久久久| 亚洲人成伊人成综合网小说| 久久精品二区亚洲w码| 色婷婷亚洲一区二区三区| 欧美xxxxx牲另类人与| 亚洲激情五月婷婷| 懂色av噜噜一区二区三区av| 69堂成人精品免费视频| 亚洲欧美日韩一区| 粉嫩绯色av一区二区在线观看| 91精品在线麻豆| 亚洲精品中文在线影院| 国产99精品国产| 欧美精品一区二区三区视频 | 亚洲婷婷综合色高清在线| 国产曰批免费观看久久久| 欧美日韩高清影院| 一二三区精品福利视频| 成人av在线影院| 国产亚洲欧美一级| 黄色资源网久久资源365| 91精品国产91热久久久做人人| 一二三区精品福利视频| 99re成人在线| 最新热久久免费视频| 成人av动漫在线| 国产精品污污网站在线观看| 国产一区二区三区| 欧美不卡激情三级在线观看| 日韩精品色哟哟| 91麻豆精品国产| 日本成人在线一区| 日韩欧美国产一区二区三区| 免费在线视频一区| 欧美一区二区三区公司| 日本不卡免费在线视频| 欧美大片日本大片免费观看| 久久激情综合网| 国产网红主播福利一区二区|