亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? modelsim.mpf

?? altera epxa1的例子程序
?? MPF
字號:
[Library]
std = $MODEL_TECH/../std
ieee = $MODEL_TECH/../ieee
verilog = $MODEL_TECH/../verilog
std_developerskit = $MODEL_TECH/../std_developerskit
synopsys = $MODEL_TECH/../synopsys
modelsim_lib = $MODEL_TECH/../modelsim_lib

work = work
[vcom]
; Turn on VHDL-1993 as the default. Default is off (VHDL-1987).
; VHDL93 = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn off unbound-component warnings. Default is on.
; Show_Warning1 = 0

; Turn off process-without-a-wait-statement warnings. Default is on.
; Show_Warning2 = 0

; Turn off null-range warnings. Default is on.
; Show_Warning3 = 0

; Turn off no-space-in-time-literal warnings. Default is on.
; Show_Warning4 = 0

; Turn off multiple-drivers-on-unresolved-signal warnings. Default is on.
; Show_Warning5 = 0

; Turn off optimization for IEEE std_logic_1164 package. Default is on.
; Optimize_1164 = 0

; Turn on resolving of ambiguous function overloading in favor of the
; "explicit" function declaration (not the one automatically created by
; the compiler for each type declaration). Default is off.
; The .ini file has Explict enabled so that std_logic_signed/unsigned
; will match the behavior of synthesis tools.
Explicit = 1

; Turn off VITAL compliance checking. Default is checking on.
; NoVitalCheck = 1

; Ignore VITAL compliance checking errors. Default is to not ignore.
; IgnoreVitalErrors = 1

; Turn off VITAL compliance checking warnings. Default is to show warnings.
; Show_VitalChecksWarnings = false

; Keep silent about case statement static warnings.
; Default is to give a warning.
; NoCaseStaticError = 1

; Keep silent about warnings caused by aggregates that are not locally static.
; Default is to give a warning.
; NoOthersStaticError = 1

; Treat as errors:
;   case statement static warnings
;   warnings caused by aggregates that are not locally static
; Overrides NoCaseStaticError, NoOthersStaticError settings.
; PedanticErrors = 1

; Turn off acceleration of the VITAL packages. Default is to accelerate.
; NoVital = 1

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn off "loading..." messages. Default is messages on.
; Quiet = 1

; Turn on some limited synthesis rule compliance checking. Checks only:
;    -- signals used (read) by a process must be in the sensitivity list
; CheckSynthesis = 1

; Activate optimizations on expressions that don't involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Require the user to specify a configuration for all bindings,
; and do not generate a compile time default binding for the
; component. This will result in an elaboration error of
; 'component not bound' if the user fails to do so. Avoids the rare
; issue of a false dependency upon the unused default binding.
; RequireConfigForAllDefaultBinding = 1 

; Inhibit range checking on subscripts of arrays. Range checking on
; scalars defined with subtypes is inhibited by default.
; NoIndexCheck = 1

; Perform range checks on all (implicit and explicit) assignments to
; scalar objects defined with subtypes.
; RangeCheck = 1

[vlog]

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn off "loading..." messages. Default is messages on.
; Quiet = 1

; Turn on Verilog hazard checking (order-dependent accessing of global vars).
; Default is off.
; Hazard = 1

; Turn on converting regular Verilog identifiers to uppercase. Allows case
; insensitivity for module names. Default is no conversion.
; UpCase = 1

; Turn on incremental compilation of modules. Default is off.
; Incremental = 1

; Turns on lint-style checking.
; Show_Lint = 1

[vsim]
; Simulator resolution
; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
Resolution = 1ps

; User time unit for run commands
; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
; unit specified for Resolution. For example, if Resolution is 100ps,
; then UserTimeUnit defaults to ps.
UserTimeUnit = default

; Default run length
RunLength = 100

; Maximum iterations that can be run without advancing simulation time
IterationLimit = 5000

; Directive to license manager:
; vhdl          Immediately reserve a VHDL license
; vlog          Immediately reserve a Verilog license
; plus          Immediately reserve a VHDL and Verilog license
; nomgc         Do not look for Mentor Graphics Licenses
; nomti         Do not look for Model Technology Licenses
; noqueue       Do not wait in the license queue when a license isn't available
; viewsim	Try for viewer license but accept simulator license(s) instead
;		of queuing for viewer license
; License = plus

; Stop the simulator after an assertion message
; 0 = Note  1 = Warning  2 = Error  3 = Failure  4 = Fatal
BreakOnAssertion = 3

; Assertion Message Format
; %S - Severity Level 
; %R - Report Message
; %T - Time of assertion
; %D - Delta
; %I - Instance or Region pathname (if available)
; %% - print '%' character
; AssertionFormat = "** %S: %R\n   Time: %T  Iteration: %D%I\n"

; Assertion File - alternate file for storing assertion messages
; AssertFile = assert.log

; Default radix for all windows and commands...
; Set to symbolic, ascii, binary, octal, decimal, hex, unsigned
DefaultRadix = symbolic

; VSIM Startup command
; Startup = do startup.do

; File for saving command transcript
TranscriptFile = transcript

; File for saving command history 
; CommandHistory = cmdhist.log

; Specify whether paths in simulator commands should be described 
; in VHDL or Verilog format. For VHDL, PathSeparator = /
; for Verilog, PathSeparator = .
PathSeparator = /

; Specify the dataset separator for fully rooted contexts.
; The default is ':'. For example, sim:/top
; Must not be the same character as PathSeparator.
DatasetSeparator = :

; Disable assertion messages
; IgnoreNote = 1
; IgnoreWarning = 1
; IgnoreError = 1
; IgnoreFailure = 1

; Default force kind. May be freeze, drive, or deposit 
; or in other terms, fixed, wired, or charged.
; DefaultForceKind = freeze

; If zero, open files when elaborated; otherwise, open files on
; first read or write.  Default is 0.
; DelayFileOpen = 1

; Control VHDL files opened for write
;   0 = Buffered, 1 = Unbuffered
UnbufferedOutput = 0

; Control number of VHDL files open concurrently
;   This number should always be less than the
;   current ulimit setting for max file descriptors.
;   0 = unlimited
ConcurrentFileLimit = 40

; Controls the number of hierarchical regions displayed as
; part of a signal name shown in the waveform window.  The default
; value or a value of zero tells VSIM to display the full name.
; WaveSignalNameWidth = 0

; Turn off warnings from the std_logic_arith, std_logic_unsigned
; and std_logic_signed packages.
; StdArithNoWarnings = 1

; Turn off warnings from the IEEE numeric_std and numeric_bit packages.
; NumericStdNoWarnings = 1

; Control the format of a generate statement label. Don't quote it.
; GenerateFormat = %s__%d

; Specify whether checkpoint files should be compressed.
; The default is to be compressed.
; CheckpointCompressMode = 0

; List of dynamically loaded objects for Verilog PLI applications
; Veriuser = veriuser.sl

  Veriuser = $MG_LIB/mti_modelsim_verilog/libmgmm.so

; Specify default options for the restart command. Options can be one
; or more of: -force -nobreakpoint -nolist -nolog -nowave
; DefaultRestartOptions = -force

; HP-UX 10.20 ONLY - Enable memory locking to speed up large designs
; (> 500 megabyte memory footprint). Default is disabled.
; Specify number of megabytes to lock.
; LockedMemory = 1000

; Turn on (1) or off (0) WLF file compression.
; The default is 1; compress WLF file.
; WLFCompress = 0

; Specify whether to save all design hierarchy (1) in WLF file
; or only regions containing logged signals (0).
; The default is 0; log only regions with logged signals.
; WLFSaveAllRegions = 1

; WLF file time limit.  Limit WLF file by time, as closely as possible,
; to the specified amount of simulation time.  When the limit is exceeded
; the earliest times get truncated from the file.
; If both time and size limits are specified the most restrictive is used.
; UserTimeUnits are used if time units are not specified.
; The default is 0; no limit.  Example: WLFTimeLimit = {100 ms}
; WLFTimeLimit = 0

; WLF file size limit.  Limit WLF file size, as closely as possible,
; to the specified number of megabytes.  If both time and size limits
; are specified then the most restrictive is used.
; The default is 0; no limit.
; WLFSizeLimit = 1000

; Specify whether or not a WLF file should be deleted when the 
; simulation ends.  A value of 1 will cause the WLF file to be deleted.
; The default is 0; don't delete WLF file when simulation ends.
; WLFDeleteOnQuit = 1

[lmc]
; ModelSim's interface to Logic Modeling's SmartModel SWIFT software
libsm = $MODEL_TECH/libsm.sl
; ModelSim's interface to Logic Modeling's SmartModel SWIFT software (Windows NT)
; libsm = $MODEL_TECH/libsm.dll
;  Logic Modeling's SmartModel SWIFT software (HP 9000 Series 700)
; libswift = $LMC_HOME/lib/hp700.lib/libswift.sl
;  Logic Modeling's SmartModel SWIFT software (IBM RISC System/6000)
; libswift = $LMC_HOME/lib/ibmrs.lib/swift.o
;  Logic Modeling's SmartModel SWIFT software (Sun4 Solaris)
; libswift = $LMC_HOME/lib/sun4Solaris.lib/libswift.so
;  Logic Modeling's SmartModel SWIFT software (Windows NT)
; libswift = $LMC_HOME/lib/pcnt.lib/libswift.dll
;  Logic Modeling's SmartModel SWIFT software (Linux)
; libswift = $LMC_HOME/lib/x86_linux.lib/libswift.so

; ModelSim's interface to Logic Modeling's hardware modeler SFI software
libhm = $MODEL_TECH/libhm.sl
; ModelSim's interface to Logic Modeling's hardware modeler SFI software (Windows NT)
; libhm = $MODEL_TECH/libhm.dll
;  Logic Modeling's hardware modeler SFI software (HP 9000 Series 700)
; libsfi = <sfi_dir>/lib/hp700/libsfi.sl
;  Logic Modeling's hardware modeler SFI software (IBM RISC System/6000)
; libsfi = <sfi_dir>/lib/rs6000/libsfi.a
;  Logic Modeling's hardware modeler SFI software (Sun4 Solaris)
; libsfi = <sfi_dir>/lib/sun4.solaris/libsfi.so
;  Logic Modeling's hardware modeler SFI software (Windows NT)
; libsfi = <sfi_dir>/lib/pcnt/lm_sfi.dll
[Project]
Project_Version = 3
Project_DefaultLib = work
Project_SortMethod = alpha
Project_Files_Count = 0
Project_Sim_Count = 0
Project_Folder_Count = 0

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
午夜精品久久久久久久99樱桃| 蜜臀av一区二区三区| 精品系列免费在线观看| 亚洲精品一区二区三区影院| 日产欧产美韩系列久久99| 欧美一区二区三区视频在线观看| 首页国产丝袜综合| 精品国产乱码久久久久久蜜臀| 六月婷婷色综合| 久久久久久久综合| 99精品视频免费在线观看| 亚洲天堂2014| 91精品免费观看| 久久se这里有精品| 日本一区二区在线不卡| 一本久久综合亚洲鲁鲁五月天 | 日韩亚洲欧美一区二区三区| 麻豆精品蜜桃视频网站| 国产视频亚洲色图| 在线观看免费成人| 久久国产剧场电影| 国产精品久久久久久亚洲毛片| 91九色最新地址| 麻豆专区一区二区三区四区五区| 国产欧美日韩精品a在线观看| 91免费看视频| 美女被吸乳得到大胸91| 国产精品福利av| 宅男噜噜噜66一区二区66| 国产成a人亚洲| 有坂深雪av一区二区精品| 欧美成人一级视频| 99riav久久精品riav| 麻豆一区二区三区| 亚洲精品水蜜桃| 久久久综合视频| 在线不卡欧美精品一区二区三区| 国产精品伊人色| 日韩电影免费在线看| 国产女人水真多18毛片18精品视频| 欧美午夜影院一区| 国产激情视频一区二区在线观看 | 欧美一个色资源| 99re免费视频精品全部| 蜜桃视频一区二区三区| 亚洲三级视频在线观看| 久久综合九色综合久久久精品综合| 成人av免费在线| 国内成+人亚洲+欧美+综合在线| 亚洲免费三区一区二区| 精品美女一区二区| 欧美日韩国产高清一区二区| 99久久精品国产观看| 国精产品一区一区三区mba视频| 亚洲国产wwwccc36天堂| 最新中文字幕一区二区三区| 精品国产乱子伦一区| 欧美日韩国产小视频在线观看| 成人国产精品免费观看| 久久国产精品72免费观看| 亚洲成人高清在线| 亚洲免费观看高清完整| 久久亚洲精华国产精华液 | 91影院在线免费观看| 国产一区二区三区四| 麻豆精品视频在线| 免费观看日韩电影| 日本欧美久久久久免费播放网| 亚洲色图一区二区三区| 亚洲欧美综合网| 国产欧美日韩亚州综合| 欧美激情一区二区在线| 久久久99久久精品欧美| 久久新电视剧免费观看| 欧美精品一区二区三区在线| 欧美一二三区在线观看| 日韩免费一区二区| 欧美成人精精品一区二区频| 日韩你懂的在线播放| 欧美va亚洲va国产综合| 欧美mv和日韩mv的网站| 欧美一级高清片| 日韩精品一区二区三区swag| 欧美一区二视频| 91精品免费在线观看| 这里是久久伊人| 久久综合久久综合久久综合| 久久婷婷综合激情| 国产精品久久久久毛片软件| 国产精品麻豆久久久| 综合在线观看色| 午夜视频在线观看一区| 日本不卡一区二区三区| 久久国产精品一区二区| 另类中文字幕网| 国产激情视频一区二区三区欧美 | 亚洲一区二区三区视频在线 | 日本大胆欧美人术艺术动态| 秋霞影院一区二区| 精品一区二区三区日韩| 粉嫩aⅴ一区二区三区四区五区| 成人精品鲁一区一区二区| 成人激情av网| 色婷婷av一区二区三区软件 | 91在线观看下载| 色婷婷国产精品| 精品免费一区二区三区| 国产欧美一区视频| 夜夜嗨av一区二区三区| 麻豆久久久久久| 色婷婷av一区二区| 日韩一区二区精品| 中文幕一区二区三区久久蜜桃| 一区二区三区中文字幕电影 | 日本一区二区成人| 亚洲国产毛片aaaaa无费看 | 91美女在线看| 欧美一区三区二区| 综合久久国产九一剧情麻豆| 天堂蜜桃91精品| 成人av网站在线观看免费| 欧美日产国产精品| 国产精品天美传媒| 免费亚洲电影在线| 91啪亚洲精品| 久久久久久亚洲综合| 亚洲免费av高清| 国产一区二区影院| 91黄色在线观看| 久久久久久久久久久久久女国产乱 | 色8久久精品久久久久久蜜| 在线播放欧美女士性生活| 亚洲国产激情av| 蜜臀91精品一区二区三区| 91麻豆国产精品久久| 日韩亚洲欧美在线| 亚洲一区二区美女| 国产成人av福利| 日韩欧美区一区二| 亚洲午夜视频在线| 97久久精品人人做人人爽| 精品久久人人做人人爰| 五月天激情综合网| 91香蕉视频在线| 中文字幕精品在线不卡| 久久国产欧美日韩精品| 色999日韩国产欧美一区二区| 久久这里只精品最新地址| 免费在线视频一区| 欧美日韩精品欧美日韩精品| **网站欧美大片在线观看| 国产不卡免费视频| 久久午夜色播影院免费高清| 亚洲夂夂婷婷色拍ww47| 91蝌蚪porny| 中文字幕亚洲视频| 成人av资源下载| 欧美极品少妇xxxxⅹ高跟鞋| 激情偷乱视频一区二区三区| 欧美一级日韩一级| 日日夜夜免费精品视频| 欧美私模裸体表演在线观看| 亚洲精品成a人| 国产精品一色哟哟哟| 精品国产制服丝袜高跟| 日产国产高清一区二区三区| 欧美色倩网站大全免费| 亚洲成人tv网| 欧美久久久久免费| 麻豆久久久久久| 久久综合成人精品亚洲另类欧美 | 粉嫩aⅴ一区二区三区四区| 欧美不卡在线视频| 精品一区二区精品| 久久婷婷综合激情| heyzo一本久久综合| 亚洲欧美在线视频观看| 99re这里都是精品| 亚洲猫色日本管| 欧美日韩在线播| 美女网站一区二区| 精品成人免费观看| 成人综合在线视频| 亚洲三级视频在线观看| 精品视频一区 二区 三区| 午夜a成v人精品| 日韩精品在线看片z| 国产精品888| 亚洲欧美日韩久久| 91精品婷婷国产综合久久竹菊| 九九精品一区二区| 国产欧美日韩一区二区三区在线观看| 国产精品亚洲一区二区三区妖精| 欧美精品一区二| 波多野结衣亚洲一区| 亚洲小少妇裸体bbw| 日韩精品一区二区三区在线播放| 国产美女精品人人做人人爽| 国产精品色在线| 在线免费亚洲电影|