亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? appnote_zbtp.v

?? 用verilog HDL寫的操作SRAM的源碼
?? V
?? 第 1 頁 / 共 2 頁
字號:
/********************************************************************************       Author:  Shekhar Bapat*        Email:  shekhar.bapat@xilinx.com*        Phone:  (408) 879-5368*      Company:  Xilinx**   Disclaimer:  THESE DESIGNS ARE PROVIDED "AS IS" WITH NO WARRANTY *                WHATSOEVER AND XILINX SPECIFICALLY DISCLAIMS ANY *                IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR*                A PARTICULAR PURPOSE, OR AGAINST INFRINGEMENT.**                Copyright (c) 1999 Xilinx, Inc.*                All rights reserved**      Version:  $Id: defines.v,v 1.1 1999-05-26 21:05:23+00 bapat Exp $*******************************************************************************/`define ADDR_BITS 16`define DATA_BITS 36/********************************************************************************       Author:  Shekhar Bapat*        Email:  shekhar.bapat@xilinx.com*        Phone:  (408) 879-5368*      Company:  Xilinx**   Disclaimer:  THESE DESIGNS ARE PROVIDED "AS IS" WITH NO WARRANTY *                WHATSOEVER AND XILINX SPECIFICALLY DISCLAIMS ANY *                IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR*                A PARTICULAR PURPOSE, OR AGAINST INFRINGEMENT.**                Copyright (c) 1999 Xilinx, Inc.*                All rights reserved**      Version:  $Id: ctlr_p.v,v 1.2 1999-06-09 16:44:39+00 bapat Exp $*******************************************************************************/`timescale 1ns / 1ps`include "defines.v"// ----------------------------------------------------------------------// This ZBT SRAM controller assumes that only the read/write signal is being used// The other control signals are tied inside FPGA logic for future flexibility// The user can instead tie them on the board and save on the pins// ----------------------------------------------------------------------module CTLR_P (/*AUTOARG*/   // Outputs   addr, lbo_n, clk, cke_n, ld_n, bwa_n, bwb_n, bwc_n, bwd_n, rw_n,    oe_n, ce_n, ce2, ce2_n, zz, fpga_clk, ui_read_data,    ui_clk_mirror_locked_int, ui_clk_mirror_locked_ext,    // Inouts   dq,    // Inputs   ui_addr, ui_write_data, ui_rw_n, ui_rw_n_ctlr, ui_board_clk,    ui_clk_mirror_fb   );      inout [(`DATA_BITS-1):0]  dq;       // bidirectional data bus to RAM   output [(`ADDR_BITS-1):0] addr;     // addr goes out to the RAM   output 		     lbo_n;    // Burst Mode (0 = Linear, 1 = Interleaved)   output 		     clk;      // 2x clock goes to the RAM   output 		     cke_n;    // Synchronous Clock Enable   output 		     ld_n;     // Synchronous address Adv/LD   output 		     bwa_n;    // Synchronous Byte Write Enable A   output 		     bwb_n;    // Synchronous Byte Write Enable B   output 		     bwc_n;    // Synchronous Byte Write Enable C   output 		     bwd_n;    // Synchronous Byte Write Enable D   output 		     rw_n;     // Read write control goes out to the RAM   output 		     oe_n;     // Output Enable   output 		     ce_n;     // Synchronous Chip Enable   output 		     ce2;      // Synchronous Chip Enable   output 		     ce2_n;    // Synchronous Chip Enable   output 		     zz;       // Snooze Mode   output 		     fpga_clk; // clk to use inside fpga (= ui_board_clk * 2)      input [(`ADDR_BITS-1):0]  ui_addr;        // addr comes in from the user design   input [(`DATA_BITS-1):0]  ui_write_data;  // data comes in from the user design   input 		     ui_rw_n;        // Read write control comes from the user design   input 		     ui_rw_n_ctlr;        // Read write control comes from the user design   input 		     ui_board_clk;     // incoming clock into the Virtex CLKDLL   output [(`DATA_BITS-1):0] ui_read_data;   // data read from SRAM      output 		     ui_clk_mirror_locked_int;   output 		     ui_clk_mirror_locked_ext;   input 		     ui_clk_mirror_fb;  // 2x clock feedback from the ui_board      wire [(`DATA_BITS-1):0]   write_data;   wire [(`DATA_BITS-1):0]   read_data;   wire [(`DATA_BITS-1):0]   rw_tff;   reg 			     rw_n_p;   // write data and read/write has to go thru two levels of pipelining for the   // Pipelined ZBT SRAM and one level for the Flowthru ZBT SRAM   // This module provides appropriate number of pipeline stages   // and fans out the read/write signal using a tree of FFs   PIPELINED_STAGES_P I_pipeline_stages_p (.ui_read_data(ui_read_data), .write_data(write_data),					   .rw_tff(rw_tff), .ui_write_data(ui_write_data),					   .ui_rw_n(ui_rw_n_ctlr), .read_data(read_data),					   .fpga_clk(fpga_clk)					   );      DATABITS_INOUT I_databits_inout (.read_data(read_data), .dq(dq),				    .write_data(write_data), .rw_tff(rw_tff),				    .fpga_clk(fpga_clk));   ADDRBITS_OUT   I_addrbits_out (.addr(addr), .ui_addr(ui_addr), .fpga_clk(fpga_clk));   // The read/write control signal goes directly to the ZBT SRAM   always @ (posedge fpga_clk) begin      rw_n_p <= ui_rw_n;   end   OBUF_F_16 I_obuf0 (.I(rw_n_p), .O(rw_n));   TIE_UNUSED_SIGS I_tie_unused_sigs (.lbo_n(lbo_n), .cke_n(cke_n), .ld_n(ld_n),				      .bwa_n(bwa_n), .bwb_n(bwb_n), .bwc_n(bwc_n),				      .bwd_n(bwd_n), .oe_n(oe_n), .ce_n(ce_n),				      .ce2(ce2), .ce2_n(ce2_n), .zz(zz));   DLL_2X_BOARD I_dll_2x_board (.clk2x_int(fpga_clk),				.ui_clk_mirror_locked_int(ui_clk_mirror_locked_int),				.clk2x_ext(clk),				.ui_clk_mirror_locked_ext(ui_clk_mirror_locked_ext),				.ui_board_clk(ui_board_clk),				.ui_clk_mirror_fb(ui_clk_mirror_fb));  endmodule // CTLR_P/********************************************************************************       Author:  Shekhar Bapat*        Email:  shekhar.bapat@xilinx.com*        Phone:  (408) 879-5368*      Company:  Xilinx**   Disclaimer:  THESE DESIGNS ARE PROVIDED "AS IS" WITH NO WARRANTY *                WHATSOEVER AND XILINX SPECIFICALLY DISCLAIMS ANY *                IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR*                A PARTICULAR PURPOSE, OR AGAINST INFRINGEMENT.**                Copyright (c) 1999 Xilinx, Inc.*                All rights reserved**      Version:  $Id: pipelined_stages_zbtp.v,v 1.2 1999-06-09 16:44:41+00 bapat Exp $*******************************************************************************/`timescale 1ns / 1ps`include "defines.v"// ----------------------------------------------------------------------// Customizes the Controller for the ZBT SRAM for the Pipelined variety// ----------------------------------------------------------------------module PIPELINED_STAGES_P (/*AUTOARG*/   // Outputs   ui_read_data, write_data, rw_tff,    // Inputs   ui_write_data, ui_rw_n, read_data, fpga_clk   );   // interfaces to user logic   input [(`DATA_BITS-1):0]  ui_write_data;   input 		     ui_rw_n;   output [(`DATA_BITS-1):0] ui_read_data;      // interfaces to DATABITS_INOUT   output [(`DATA_BITS-1):0] write_data;   input [(`DATA_BITS-1):0]  read_data;   output [(`DATA_BITS-1):0] rw_tff;      input 		     fpga_clk;      reg [(`DATA_BITS-1):0]    ui_read_data;   reg [(`DATA_BITS-1):0]    write_data;      reg [3:0] 		     rw_P1;   reg [3:0] 		     rw_P2;   reg [3:0] 		     rw_P3;   reg [(`DATA_BITS-1):0]    rw_tff;   reg [(`DATA_BITS-1):0]  write_data_P1;   always @ (posedge fpga_clk) begin      // a tree of FFs to reduce fanout and add two pipelining stages      rw_P1 <= {4{ui_rw_n}};      rw_tff <= {9{rw_P1}};      // add two pipeline stages to data being written to the ZBT SRAM      write_data_P1 <= ui_write_data;      write_data <= write_data_P1;      rw_P2 <= rw_P1;      rw_P3 <= rw_P2;      // register the data being read back from the ZBT SRAM      if (rw_P3[0]) ui_read_data[8:0] <= read_data[8:0];      if (rw_P3[1]) ui_read_data[17:9] <= read_data[17:9];      if (rw_P3[2]) ui_read_data[26:18] <= read_data[26:18];      if (rw_P3[3]) ui_read_data[35:27] <= read_data[35:27];   endendmodule // PIPELINED_STAGES_P/********************************************************************************       Author:  Shekhar Bapat*        Email:  shekhar.bapat@xilinx.com*        Phone:  (408) 879-5368*      Company:  Xilinx**   Disclaimer:  THESE DESIGNS ARE PROVIDED "AS IS" WITH NO WARRANTY *                WHATSOEVER AND XILINX SPECIFICALLY DISCLAIMS ANY *                IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR*                A PARTICULAR PURPOSE, OR AGAINST INFRINGEMENT.**                Copyright (c) 1999 Xilinx, Inc.*                All rights reserved**      Version:  $Id: dll_2x_board.v,v 1.1 1999-05-26 20:23:34+00 bapat Exp $*******************************************************************************/`timescale 1ns / 1ps`include "defines.v"//----------------------------------------------------------------------// This module instantiates two DLLs for generating de-skewed 2X clocks// one for use inside the fpga (_int)// and one for interfacing with other components on the Board (_ext)//----------------------------------------------------------------------module DLL_2X_BOARD (/*AUTOARG*/   // Outputs   clk2x_int, ui_clk_mirror_locked_int, clk2x_ext,    ui_clk_mirror_locked_ext,    // Inputs   ui_board_clk, ui_clk_mirror_fb   );      input  ui_board_clk;          // Incoming clock   output clk2x_int;             // 2X clk available inside the fpga   output ui_clk_mirror_locked_int; // locked signal for the internal clock   output clk2x_ext;             // 2X clk going out of the fpga   output ui_clk_mirror_locked_ext;  // locked signal for the external clock   input  ui_clk_mirror_fb;      // feedback signal for the external clock                                 // user has to provide connection on the board   wire   logic0 = 1'b0;         // Never reset the DLL      wire   clkin;   wire   clk_mirror_fb_ext;

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲一区二区三区视频在线| 91美女在线看| a4yy欧美一区二区三区| 欧美精品123区| 中文字幕一区二区三区不卡 | 麻豆一区二区在线| 国产一区二区在线观看免费| 91老师片黄在线观看| 精品女同一区二区| 亚洲午夜精品一区二区三区他趣| 国产一区999| 91精品国产综合久久蜜臀| 国产精品乱码一区二区三区软件 | 一区二区三区在线播放| 国精品**一区二区三区在线蜜桃| 在线观看成人小视频| 国产精品人妖ts系列视频| 麻豆精品国产传媒mv男同| 在线一区二区三区做爰视频网站| 日本一区二区综合亚洲| 久久国产精品第一页| 欧美日本一道本| 一区二区三区在线播放| 91免费版在线看| 国产精品视频免费看| 国产精品一二三区在线| 26uuu亚洲综合色| 老司机精品视频在线| 欧美精品久久一区二区三区 | 久久麻豆一区二区| 国内不卡的二区三区中文字幕 | 色婷婷亚洲精品| 国产日产欧美精品一区二区三区| 久久91精品国产91久久小草| 欧美久久婷婷综合色| 婷婷综合另类小说色区| 欧美日韩在线亚洲一区蜜芽| 亚洲免费av网站| 在线日韩av片| 亚洲国产欧美另类丝袜| 欧美日韩在线播放三区| 偷拍与自拍一区| 91精品国产欧美一区二区18| 美女视频免费一区| 久久奇米777| 国产在线视频一区二区| 欧美激情一区二区三区在线| 丁香桃色午夜亚洲一区二区三区| 欧美高清在线视频| 在线影院国内精品| 青娱乐精品在线视频| 欧美mv日韩mv| 成人一区二区三区在线观看| 亚洲日本中文字幕区| 在线观看亚洲精品视频| 亚洲国产aⅴ成人精品无吗| 欧美久久高跟鞋激| 激情久久五月天| 国产精品国产三级国产专播品爱网| 成人福利视频网站| 亚洲午夜电影网| 欧美mv日韩mv国产网站app| 国产精品99久久久久久宅男| 亚洲欧美另类久久久精品 | 欧美老年两性高潮| 激情综合色播激情啊| 国产精品国产三级国产专播品爱网| 在线中文字幕一区二区| 另类小说欧美激情| 最好看的中文字幕久久| 欧美二区在线观看| 国产成人精品免费在线| 亚洲一级电影视频| 久久久久久久久久久电影| 色综合久久久久| 麻豆国产91在线播放| 国产精品电影院| 欧美日韩国产成人在线91 | 视频一区视频二区中文字幕| 久久蜜桃av一区精品变态类天堂 | 日本中文字幕一区二区视频| 国产女人18毛片水真多成人如厕| 欧美视频在线观看一区| 国精产品一区一区三区mba视频| 亚洲女性喷水在线观看一区| 日韩精品资源二区在线| 色欧美片视频在线观看在线视频| 激情综合五月天| 亚洲成人一区二区在线观看| 国产女人18水真多18精品一级做| 91精品国产综合久久久久久漫画 | 亚洲成人一区在线| 中文字幕在线观看一区二区| 日韩三级电影网址| 欧美日韩aaaaaa| 99久久夜色精品国产网站| 久久电影网站中文字幕| 亚洲一区二区三区三| 亚洲图片另类小说| 欧美激情一区不卡| 精品不卡在线视频| 91精品国产福利| 欧美日韩成人综合| 在线视频观看一区| 一本色道**综合亚洲精品蜜桃冫| 国产99一区视频免费| 老司机免费视频一区二区三区| 亚洲成人www| 亚洲宅男天堂在线观看无病毒| 自拍偷拍欧美激情| 国产精品网站一区| 国产丝袜在线精品| 国产亲近乱来精品视频| 久久亚洲一区二区三区四区| 91精品国产全国免费观看| 777欧美精品| 欧美美女一区二区在线观看| 91福利国产成人精品照片| 91亚洲精品乱码久久久久久蜜桃| 99久久国产综合精品麻豆| voyeur盗摄精品| www.在线成人| 成人激情文学综合网| a美女胸又www黄视频久久| 成人蜜臀av电影| 成人av集中营| 91老师片黄在线观看| 91麻豆自制传媒国产之光| 色综合久久中文字幕| 欧洲一区二区av| 欧美性一区二区| 欧美电影一区二区三区| 91精品国产综合久久久蜜臀粉嫩| 日韩精品专区在线影院观看| 2023国产精华国产精品| 国产欧美日韩三区| 亚洲欧美aⅴ...| 亚洲成人黄色小说| 国内一区二区视频| 成人一级视频在线观看| 欧美制服丝袜第一页| 91精品国产欧美一区二区成人 | 亚洲18色成人| 美国欧美日韩国产在线播放| 国产福利91精品| 91麻豆国产福利精品| 欧美一区二区精品| 国产亚洲人成网站| 一区二区三区在线免费观看| 亚洲r级在线视频| 国产美女精品人人做人人爽| www.亚洲精品| 欧美一区二区不卡视频| 国产精品色一区二区三区| 一区二区三区四区视频精品免费| 日韩av电影免费观看高清完整版在线观看| 久久99久久精品欧美| 成人在线综合网| 欧美日韩视频在线第一区 | 青青国产91久久久久久| 久久99久久精品| 91国偷自产一区二区三区成为亚洲经典| 91麻豆精品久久久久蜜臀| 欧美激情一区二区三区| 日本午夜一本久久久综合| a在线播放不卡| 亚洲精品一区二区在线观看| 亚洲综合视频网| 国产精品1024久久| 91精品国产全国免费观看| 亚洲视频在线一区观看| 国产一区二区福利视频| 欧美性受xxxx| 国产精品久久久一本精品| 免费在线一区观看| 色婷婷久久一区二区三区麻豆| 久久久综合网站| 日韩精品高清不卡| 99国产精品99久久久久久| 欧美精品一区二区蜜臀亚洲| 亚洲成人在线观看视频| 91麻豆高清视频| 中文字幕av一区二区三区免费看 | 日本成人在线网站| 欧美性猛交xxxxxx富婆| 国产精品婷婷午夜在线观看| 九九国产精品视频| 制服.丝袜.亚洲.中文.综合| 亚洲乱码日产精品bd| www.av亚洲| 日本一区二区三区电影| 国产乱对白刺激视频不卡| 欧美一区二区在线观看| 亚洲国产三级在线| 在线免费观看不卡av| 亚洲人成网站在线| 91在线视频观看| 亚洲欧洲日韩一区二区三区| 高清免费成人av| 国产精品毛片高清在线完整版|