亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? appnote_zbtp.v

?? 用verilog HDL寫的操作SRAM的源碼
?? V
?? 第 1 頁 / 共 2 頁
字號:
/********************************************************************************       Author:  Shekhar Bapat*        Email:  shekhar.bapat@xilinx.com*        Phone:  (408) 879-5368*      Company:  Xilinx**   Disclaimer:  THESE DESIGNS ARE PROVIDED "AS IS" WITH NO WARRANTY *                WHATSOEVER AND XILINX SPECIFICALLY DISCLAIMS ANY *                IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR*                A PARTICULAR PURPOSE, OR AGAINST INFRINGEMENT.**                Copyright (c) 1999 Xilinx, Inc.*                All rights reserved**      Version:  $Id: defines.v,v 1.1 1999-05-26 21:05:23+00 bapat Exp $*******************************************************************************/`define ADDR_BITS 16`define DATA_BITS 36/********************************************************************************       Author:  Shekhar Bapat*        Email:  shekhar.bapat@xilinx.com*        Phone:  (408) 879-5368*      Company:  Xilinx**   Disclaimer:  THESE DESIGNS ARE PROVIDED "AS IS" WITH NO WARRANTY *                WHATSOEVER AND XILINX SPECIFICALLY DISCLAIMS ANY *                IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR*                A PARTICULAR PURPOSE, OR AGAINST INFRINGEMENT.**                Copyright (c) 1999 Xilinx, Inc.*                All rights reserved**      Version:  $Id: ctlr_p.v,v 1.2 1999-06-09 16:44:39+00 bapat Exp $*******************************************************************************/`timescale 1ns / 1ps`include "defines.v"// ----------------------------------------------------------------------// This ZBT SRAM controller assumes that only the read/write signal is being used// The other control signals are tied inside FPGA logic for future flexibility// The user can instead tie them on the board and save on the pins// ----------------------------------------------------------------------module CTLR_P (/*AUTOARG*/   // Outputs   addr, lbo_n, clk, cke_n, ld_n, bwa_n, bwb_n, bwc_n, bwd_n, rw_n,    oe_n, ce_n, ce2, ce2_n, zz, fpga_clk, ui_read_data,    ui_clk_mirror_locked_int, ui_clk_mirror_locked_ext,    // Inouts   dq,    // Inputs   ui_addr, ui_write_data, ui_rw_n, ui_rw_n_ctlr, ui_board_clk,    ui_clk_mirror_fb   );      inout [(`DATA_BITS-1):0]  dq;       // bidirectional data bus to RAM   output [(`ADDR_BITS-1):0] addr;     // addr goes out to the RAM   output 		     lbo_n;    // Burst Mode (0 = Linear, 1 = Interleaved)   output 		     clk;      // 2x clock goes to the RAM   output 		     cke_n;    // Synchronous Clock Enable   output 		     ld_n;     // Synchronous address Adv/LD   output 		     bwa_n;    // Synchronous Byte Write Enable A   output 		     bwb_n;    // Synchronous Byte Write Enable B   output 		     bwc_n;    // Synchronous Byte Write Enable C   output 		     bwd_n;    // Synchronous Byte Write Enable D   output 		     rw_n;     // Read write control goes out to the RAM   output 		     oe_n;     // Output Enable   output 		     ce_n;     // Synchronous Chip Enable   output 		     ce2;      // Synchronous Chip Enable   output 		     ce2_n;    // Synchronous Chip Enable   output 		     zz;       // Snooze Mode   output 		     fpga_clk; // clk to use inside fpga (= ui_board_clk * 2)      input [(`ADDR_BITS-1):0]  ui_addr;        // addr comes in from the user design   input [(`DATA_BITS-1):0]  ui_write_data;  // data comes in from the user design   input 		     ui_rw_n;        // Read write control comes from the user design   input 		     ui_rw_n_ctlr;        // Read write control comes from the user design   input 		     ui_board_clk;     // incoming clock into the Virtex CLKDLL   output [(`DATA_BITS-1):0] ui_read_data;   // data read from SRAM      output 		     ui_clk_mirror_locked_int;   output 		     ui_clk_mirror_locked_ext;   input 		     ui_clk_mirror_fb;  // 2x clock feedback from the ui_board      wire [(`DATA_BITS-1):0]   write_data;   wire [(`DATA_BITS-1):0]   read_data;   wire [(`DATA_BITS-1):0]   rw_tff;   reg 			     rw_n_p;   // write data and read/write has to go thru two levels of pipelining for the   // Pipelined ZBT SRAM and one level for the Flowthru ZBT SRAM   // This module provides appropriate number of pipeline stages   // and fans out the read/write signal using a tree of FFs   PIPELINED_STAGES_P I_pipeline_stages_p (.ui_read_data(ui_read_data), .write_data(write_data),					   .rw_tff(rw_tff), .ui_write_data(ui_write_data),					   .ui_rw_n(ui_rw_n_ctlr), .read_data(read_data),					   .fpga_clk(fpga_clk)					   );      DATABITS_INOUT I_databits_inout (.read_data(read_data), .dq(dq),				    .write_data(write_data), .rw_tff(rw_tff),				    .fpga_clk(fpga_clk));   ADDRBITS_OUT   I_addrbits_out (.addr(addr), .ui_addr(ui_addr), .fpga_clk(fpga_clk));   // The read/write control signal goes directly to the ZBT SRAM   always @ (posedge fpga_clk) begin      rw_n_p <= ui_rw_n;   end   OBUF_F_16 I_obuf0 (.I(rw_n_p), .O(rw_n));   TIE_UNUSED_SIGS I_tie_unused_sigs (.lbo_n(lbo_n), .cke_n(cke_n), .ld_n(ld_n),				      .bwa_n(bwa_n), .bwb_n(bwb_n), .bwc_n(bwc_n),				      .bwd_n(bwd_n), .oe_n(oe_n), .ce_n(ce_n),				      .ce2(ce2), .ce2_n(ce2_n), .zz(zz));   DLL_2X_BOARD I_dll_2x_board (.clk2x_int(fpga_clk),				.ui_clk_mirror_locked_int(ui_clk_mirror_locked_int),				.clk2x_ext(clk),				.ui_clk_mirror_locked_ext(ui_clk_mirror_locked_ext),				.ui_board_clk(ui_board_clk),				.ui_clk_mirror_fb(ui_clk_mirror_fb));  endmodule // CTLR_P/********************************************************************************       Author:  Shekhar Bapat*        Email:  shekhar.bapat@xilinx.com*        Phone:  (408) 879-5368*      Company:  Xilinx**   Disclaimer:  THESE DESIGNS ARE PROVIDED "AS IS" WITH NO WARRANTY *                WHATSOEVER AND XILINX SPECIFICALLY DISCLAIMS ANY *                IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR*                A PARTICULAR PURPOSE, OR AGAINST INFRINGEMENT.**                Copyright (c) 1999 Xilinx, Inc.*                All rights reserved**      Version:  $Id: pipelined_stages_zbtp.v,v 1.2 1999-06-09 16:44:41+00 bapat Exp $*******************************************************************************/`timescale 1ns / 1ps`include "defines.v"// ----------------------------------------------------------------------// Customizes the Controller for the ZBT SRAM for the Pipelined variety// ----------------------------------------------------------------------module PIPELINED_STAGES_P (/*AUTOARG*/   // Outputs   ui_read_data, write_data, rw_tff,    // Inputs   ui_write_data, ui_rw_n, read_data, fpga_clk   );   // interfaces to user logic   input [(`DATA_BITS-1):0]  ui_write_data;   input 		     ui_rw_n;   output [(`DATA_BITS-1):0] ui_read_data;      // interfaces to DATABITS_INOUT   output [(`DATA_BITS-1):0] write_data;   input [(`DATA_BITS-1):0]  read_data;   output [(`DATA_BITS-1):0] rw_tff;      input 		     fpga_clk;      reg [(`DATA_BITS-1):0]    ui_read_data;   reg [(`DATA_BITS-1):0]    write_data;      reg [3:0] 		     rw_P1;   reg [3:0] 		     rw_P2;   reg [3:0] 		     rw_P3;   reg [(`DATA_BITS-1):0]    rw_tff;   reg [(`DATA_BITS-1):0]  write_data_P1;   always @ (posedge fpga_clk) begin      // a tree of FFs to reduce fanout and add two pipelining stages      rw_P1 <= {4{ui_rw_n}};      rw_tff <= {9{rw_P1}};      // add two pipeline stages to data being written to the ZBT SRAM      write_data_P1 <= ui_write_data;      write_data <= write_data_P1;      rw_P2 <= rw_P1;      rw_P3 <= rw_P2;      // register the data being read back from the ZBT SRAM      if (rw_P3[0]) ui_read_data[8:0] <= read_data[8:0];      if (rw_P3[1]) ui_read_data[17:9] <= read_data[17:9];      if (rw_P3[2]) ui_read_data[26:18] <= read_data[26:18];      if (rw_P3[3]) ui_read_data[35:27] <= read_data[35:27];   endendmodule // PIPELINED_STAGES_P/********************************************************************************       Author:  Shekhar Bapat*        Email:  shekhar.bapat@xilinx.com*        Phone:  (408) 879-5368*      Company:  Xilinx**   Disclaimer:  THESE DESIGNS ARE PROVIDED "AS IS" WITH NO WARRANTY *                WHATSOEVER AND XILINX SPECIFICALLY DISCLAIMS ANY *                IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR*                A PARTICULAR PURPOSE, OR AGAINST INFRINGEMENT.**                Copyright (c) 1999 Xilinx, Inc.*                All rights reserved**      Version:  $Id: dll_2x_board.v,v 1.1 1999-05-26 20:23:34+00 bapat Exp $*******************************************************************************/`timescale 1ns / 1ps`include "defines.v"//----------------------------------------------------------------------// This module instantiates two DLLs for generating de-skewed 2X clocks// one for use inside the fpga (_int)// and one for interfacing with other components on the Board (_ext)//----------------------------------------------------------------------module DLL_2X_BOARD (/*AUTOARG*/   // Outputs   clk2x_int, ui_clk_mirror_locked_int, clk2x_ext,    ui_clk_mirror_locked_ext,    // Inputs   ui_board_clk, ui_clk_mirror_fb   );      input  ui_board_clk;          // Incoming clock   output clk2x_int;             // 2X clk available inside the fpga   output ui_clk_mirror_locked_int; // locked signal for the internal clock   output clk2x_ext;             // 2X clk going out of the fpga   output ui_clk_mirror_locked_ext;  // locked signal for the external clock   input  ui_clk_mirror_fb;      // feedback signal for the external clock                                 // user has to provide connection on the board   wire   logic0 = 1'b0;         // Never reset the DLL      wire   clkin;   wire   clk_mirror_fb_ext;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美精品vⅰdeose4hd| 亚洲人午夜精品天堂一二香蕉| 欧美人狂配大交3d怪物一区| 色综合久久中文综合久久牛| 一本一道波多野结衣一区二区| 91丨porny丨首页| 色av综合在线| 欧美日韩久久一区| 日韩欧美一区二区久久婷婷| 日韩精品一区二区三区视频在线观看| 日韩午夜在线观看| www一区二区| 久久久久久综合| 国产精品素人一区二区| 中文字幕一区二区不卡| 一区二区在线观看免费| 亚洲成精国产精品女| 日韩精品欧美精品| 久久国产精品色婷婷| 国产成人免费xxxxxxxx| 99精品国产视频| 色94色欧美sute亚洲线路二| 欧美视频一区在线观看| 91精品国产高清一区二区三区 | 中文字幕精品一区二区三区精品| 国产喂奶挤奶一区二区三区| 中文字幕一区不卡| 亚洲一区二区三区激情| 麻豆91在线看| 成人爽a毛片一区二区免费| 色婷婷国产精品综合在线观看| 在线成人av网站| 国产三级三级三级精品8ⅰ区| 亚洲欧美日韩中文播放| 日韩国产精品久久| 国产电影精品久久禁18| 在线免费av一区| 日韩欧美国产精品| 自拍偷拍欧美激情| 蜜臀a∨国产成人精品| 成人爱爱电影网址| 欧美日本免费一区二区三区| 久久久久免费观看| 亚洲国产欧美在线| 成人一区在线观看| 欧美男生操女生| 国产精品美日韩| 五月婷婷欧美视频| 成人午夜电影小说| 欧美精品乱人伦久久久久久| 国产亚洲婷婷免费| 亚洲成人免费av| 福利电影一区二区| 91精品国产乱| 亚洲素人一区二区| 极品少妇xxxx精品少妇| 日本精品视频一区二区| 精品电影一区二区| 一区二区在线观看免费| 国产98色在线|日韩| 欧美精选一区二区| 成人免费一区二区三区视频| 美女尤物国产一区| 欧美性猛片xxxx免费看久爱 | 久久97超碰国产精品超碰| 色综合天天综合网国产成人综合天| 精品少妇一区二区三区| 亚洲国产欧美另类丝袜| thepron国产精品| 久久综合九色综合97婷婷| 亚洲成人动漫在线观看| 97超碰欧美中文字幕| 久久精品这里都是精品| 日本vs亚洲vs韩国一区三区二区 | 欧美激情资源网| 另类小说图片综合网| 欧美三日本三级三级在线播放| 日本一区二区三区国色天香| 久久99久久99精品免视看婷婷 | 日韩美女视频在线| 亚洲福利视频一区| 一本一道波多野结衣一区二区| 国产精品麻豆久久久| 国产又黄又大久久| 精品福利在线导航| 九九精品视频在线看| 日韩视频一区二区在线观看| 婷婷开心久久网| 欧美影院午夜播放| 亚洲精品成人悠悠色影视| 成人理论电影网| 国产欧美视频一区二区| 国产一区二区美女诱惑| 欧美精品一区二区三区蜜桃视频| 日本vs亚洲vs韩国一区三区| 欧美日韩激情一区| 亚洲成人免费影院| 欧美精品久久一区| 香蕉加勒比综合久久| 欧美色图天堂网| 亚洲一区二区三区在线| 欧美视频精品在线| 天天综合色天天综合| 欧美放荡的少妇| 日韩在线观看一区二区| 8x8x8国产精品| 蜜臀久久99精品久久久久宅男| 7777精品伊人久久久大香线蕉完整版| 偷窥国产亚洲免费视频| 欧美日韩久久久久久| 日韩黄色免费网站| 日韩精品一区二区三区视频| 韩国中文字幕2020精品| 久久久精品黄色| 成人福利视频网站| 亚洲人成在线播放网站岛国| 色婷婷综合久久久久中文| 亚洲一区二区欧美| 91精品国产91久久久久久最新毛片 | 亚洲女同一区二区| 欧美亚洲另类激情小说| 日韩黄色一级片| 2023国产精品自拍| 成人av小说网| 亚洲一区二区三区四区不卡| 日韩一级黄色大片| 国产福利一区在线观看| 亚洲人成在线播放网站岛国| 欧美精品在线一区二区三区| 久久se精品一区二区| 国产视频一区不卡| 色噜噜夜夜夜综合网| 偷拍日韩校园综合在线| 久久久久久久久久久久久久久99 | 国产亚洲欧美日韩日本| 91在线观看污| 偷拍与自拍一区| 久久久精品tv| 欧美系列日韩一区| 国产一区在线精品| 亚洲欧美另类久久久精品| 91精品国产品国语在线不卡| 成人亚洲一区二区一| 亚洲一二三区在线观看| 精品国产一区二区三区久久久蜜月 | 久久久久久久综合日本| 一本色道久久综合狠狠躁的推荐 | 欧美一二区视频| 成人av在线资源网| 视频在线观看91| 国产日韩综合av| 欧美另类高清zo欧美| 国产精品 欧美精品| 亚洲午夜精品在线| 久久久99久久| 欧美日产国产精品| 粉嫩绯色av一区二区在线观看| 亚洲第一主播视频| 国产精品久久久久9999吃药| 91精品国产高清一区二区三区 | www.亚洲精品| 日本麻豆一区二区三区视频| 国产精品蜜臀在线观看| 日韩午夜av电影| 色狠狠桃花综合| 成人精品国产福利| 蜜桃视频在线观看一区二区| 亚洲色图视频网| 久久精品欧美日韩精品| 在线成人午夜影院| 日本福利一区二区| 国产精品1024久久| 老鸭窝一区二区久久精品| 亚洲激情第一区| 国产精品久久看| 26uuu精品一区二区三区四区在线| 欧美日韩一二三区| 色综合久久久网| 99热精品一区二区| 国产成人小视频| 久久福利资源站| 日韩中文字幕91| 亚洲最大成人网4388xx| 国产精品国产a级| 久久精品这里都是精品| 精品国产凹凸成av人导航| 678五月天丁香亚洲综合网| 欧洲av在线精品| 色婷婷久久久久swag精品| 成人自拍视频在线| 国产成人综合网站| 国产乱码精品一区二区三区五月婷| 日本不卡的三区四区五区| 日日摸夜夜添夜夜添亚洲女人| 一区二区欧美在线观看| 亚洲免费高清视频在线| 亚洲男人的天堂一区二区| 中文字幕一区二区三区在线不卡| 国产日产欧产精品推荐色| 国产亚洲短视频|