亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? rtxconf.a51

?? 一個(gè)可以跑RTOS(KEIL) FULL的補(bǔ)丁。
?? A51
?? 第 1 頁 / 共 5 頁
字號(hào):
$TITLE ('RTX-51 CONFIGURATION')
$SYMBOLS
$NOXREF
$NOCOND
$NOMOD51
$NORB
$PAGELENGTH(80) PAGEWIDTH(110)
;************************************************************************
;*                                                                      *
;*    R T X - 5 1  :  Configuration data for RTX-51 V 5.x               *
;*                                                                      *
;*----------------------------------------------------------------------*
;*                                                                      *
;*    Filename     :   RTXCONF.A51                                      *
;*    Language     :   Keil A-51                                        *
;*    Dev. system  :   IBM PC                                           *
;*    Targetsystem :   Any system based upon 8051 up                    *
;*                                                                      *
;*    Date:             9-MAY-1996                                      *
;*                                                                      *
;*    Purpose      :   - Defines the processor specific data            *
;*                       definitions for all supported processors.      *
;*                       New processor types may be easily added.       *
;*                     - Defines all user configurable system values.   *
;*                                                                      *
;*----------------------------------------------------------------------*
;* Rev. | Released    | Programmer  | Comments                          *
;*----------------------------------------------------------------------*
;* 0.1  |  4-APR-1991 | ThF         | First Version                     *
;* 5.00 |  3-NOV-1994 | EG          | Release V 5.00                    *
;* 5.01 |  7-SEP-1995 |             | Avoid L51 msg "empty segments",   *
;*      |             |             | few INT_EN_MASK_NUMBER's corrected*
;* 5.10 |  9-MAY-1996 |             | T2 support for CPU=2,5,13,14,16,17*
;*      |             |             | Add ?RTX_IDLE_FUNC                *
;* 5.10 | 26-MAY-1997 |             | Type 21(C515C) implemented        *
;************************************************************************
;*    (c) METTLER  &  FUCHS  AG,  LOEWENSTRASSE 21,  CH-8953 Dietikon   *
;*    Tel. (+41) (1) 740 41 00  /  Fax  (+41) (1) 740 15 67             *
;************************************************************************

;*----------------------------------------------------------------------*
;*
;*  USER CONFIGURABLE SYSTEM VALUES
;*
;*  All configurable values are contained in include file RTXSETUP.DCL
;*  (for details see the program documentation).
;*----------------------------------------------------------------------*

$INCLUDE(RTXSETUP.DCL)

;========================================================================
;  END OF USER-CONFIGURABLE SECTION
;========================================================================


$EJECT
;************************************************************************
;*                                                                      *
;*  THE FOLLOWING SECTIONS MUST NORMALLY NOT BE ALTERED BY THE USER     *
;*  ---------------------------------------------------------------     *
;*                                                                      *
;************************************************************************

NAME  ?RTX?CONFIGURATION      ; Do NOT alter the modulename !

;*----------------------------------------------------------------------*
;*  IMPORTS
;*----------------------------------------------------------------------*

EXTRN BIT    (?RTX_ENA_INT_REG1, ?RTX_ENA_INT_REG2)     ; from RTXDATA
EXTRN CODE   (?RTX_SYSCLK_INTHNDLR)                     ; from RTXCLK
EXTRN CODE   (?RTX_INT_HANDLER)                         ; from RTXINT
EXTRN DATA   (?RTX_TMP1)                                ; from RTXDATA

IF (?RTX_BANKSWITCHING = 1)
   EXTRN DATA     (?B_CURRENTBANK)                      ; from L51_BANK
   EXTRN NUMBER   (?B_MASK, ?B_FACTOR)                  ; from L51_BANK
   EXTRN CODE     (_SWITCHBANK)                         ; from L51_BANK
ENDIF

;*----------------------------------------------------------------------*
;*  EXPORTS
;*----------------------------------------------------------------------*

; System constants
PUBLIC   ?RTX_EXTRENTSIZE, ?RTX_EXTSTKSIZE, ?RTX_INTSTKSIZE
PUBLIC   ?RTX_TIMESHARING, ?RTX_BANKSWITCHING, ?RTX_INTREGSIZE
PUBLIC   ?RTX_MAILBOX_SUPPORT, ?RTX_SEMAPHORE_SUPPORT

; Initial Interrupt mask values
PUBLIC   ?RTX_IE_INIT, ?RTX_IEN1_INIT, ?RTX_IEN2_INIT

; Enable the interrupt enable registers for the selected processor
PUBLIC   ?RTX_INIT_INT_REG_FLAGS

; Interrupt number to enable-mask table
PUBLIC   ?RTX_INT_TO_BIT_TABLE_BASE

; Greatest interrupt number
PUBLIC   ?RTX_MAX_INT_NBR

; Processor specific interrupt enable masks
PUBLIC   ?RTX_IE, ?RTX_IEN1, ?RTX_IEN2

; Interrupt mask variables
PUBLIC   ?RTX_NM_IE, ?RTX_D_IE, ?RTX_ND_IE
PUBLIC   ?RTX_NM_IE1, ?RTX_D_IE1, ?RTX_ND_IE1
PUBLIC   ?RTX_NM_IE2, ?RTX_D_IE2, ?RTX_ND_IE2

; System Timer constants
PUBLIC   ?RTX_CLK_INT_NBR                       ; EQUATE
PUBLIC   ?RTX_TLOW, ?RTX_THIGH, ?RTX_TMOD       ; DATA
PUBLIC   ?RTX_TCON                              ; DATA
PUBLIC   ?RTX_TFLAG, ?RTX_TCONTROL              ; BIT
PUBLIC   ?RTX_TMOD_AND_MASK, ?RTX_TMOD_OR_MASK  ; EQUATES
PUBLIC   ?RTX_TCON_AND_MASK, ?RTX_TCON_OR_MASK  ; EQUATES

; Bank-Switching Support
PUBLIC   ?RTX_SWITCHBANK                        ; CODE
PUBLIC   ?RTX_SAVE_INT_BANK                     ; DATA
IF (?RTX_BANKSWITCHING = 0)
   PUBLIC   ?B_CURRENTBANK                      ; Dummy DATA-Definition
ENDIF

; Idle function
PUBLIC  ?RTX_IDLE_FUNC

; Mailbox and semaphore FIFO space
PUBLIC  ?RTX_MBX_PAGE
PUBLIC  ?RTX_MBX_PAGE_END
PUBLIC  ?RTX_SEM_PAGE
PUBLIC  ?RTX_SEM_PAGE_END


;*----------------------------------------------------------------------*
;*  MACROS
;*----------------------------------------------------------------------*

; This MACRO generates an RTX-51 interrupt entry point using the base 
; address ?RTX_INTBASE.

INT_ENTRY       MACRO   NO
EXTRN XDATA (?RTX_INT&NO&_TID)
PUBLIC          INT&NO&_VECTOR
                CSEG AT(?RTX_INTBASE+3+(&NO&*8))
INT&NO&_VECTOR: MOV     ?RTX_TMP1, A             ; Save A
                MOV     A, #LOW(?RTX_INT&NO&_TID); Set up ptr to int. TID
                LJMP    ?RTX_INT_HANDLER         ; Jump to general ISR
                ENDM


;*----------------------------------------------------------------------*
;*  PROCESSOR SPECIFIC DATA DEFINITIONS
;*----------------------------------------------------------------------*

IF (?RTX_CPU_TYPE = 1)
   ;***********
   ;* Type 1  *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 8051 -> 1 interrupt enable register
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 1
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0A8H  ; not used
      ?RTX_IEN2            DATA  0A8H  ; not used

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector  (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      4
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0  (P3.2/INT0)
                        DB 02H, 00H, 00H    ; INT_1  (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2  (P3.3/INT1)
                        DB 08H, 00H, 00H    ; INT_3  (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4  (Ser. channel)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   4

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      Not supported by all 8051 type processors (see manufacturer's
;;      data sheet !)
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
                                        ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 2)
   ;**********
   ;* Type 2 *
   ;**********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 8052 -> 1 interrupt enable register
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 1
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0A8H  ; not used
      ?RTX_IEN2            DATA  0A8H  ; not used

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      5
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector  (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      4
         INT_ENTRY      5
      ELSEIF (?RTX_SYSTEM_TIMER = 2)
         ; Do NOT include the Timer 2 Vector (INT-5)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0  (P3.2/INT0)
                        DB 02H, 00H, 00H    ; INT_1  (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2  (P3.3/INT1)
                        DB 08H, 00H, 00H    ; INT_3  (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4  (Ser. channel)
                        DB 20H, 00H, 00H    ; INT_5  (Timer 2)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   5

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      Not supported by all 8052 type processors (see manufacturer's
;;      data sheet !)
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
                                        ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 3)
   ;**********
   ;* Type 3 *
   ;**********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 80515/535 -> 2 interrupt enable registers
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 2
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0B8H
      ?RTX_IEN2            DATA  0A8H  ; not used

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      5
         INT_ENTRY      8
         INT_ENTRY      9

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲免费观看在线观看| 精品国产乱码久久久久久免费| 欧美视频一区二区三区| 日韩欧美激情一区| 亚洲同性同志一二三专区| 久久精品国产亚洲a| 91久久国产综合久久| 久久毛片高清国产| 美腿丝袜亚洲一区| 欧美人与性动xxxx| 亚洲国产视频a| 91蜜桃网址入口| 国产欧美日韩卡一| 蜜乳av一区二区| 国产在线精品不卡| 天堂久久久久va久久久久| 亚洲精品久久7777| 欧美96一区二区免费视频| 91麻豆文化传媒在线观看| 国产午夜亚洲精品不卡| 国产制服丝袜一区| 日韩视频在线一区二区| 亚洲成a人片在线不卡一二三区| www.在线欧美| 中文字幕精品一区| 国产999精品久久久久久| 久久综合久久鬼色| 国产精品一区不卡| 久久精品免费在线观看| 免费观看日韩av| 精品国产污网站| 久久99久久99小草精品免视看| 欧美大肚乱孕交hd孕妇| 久久99国产乱子伦精品免费| 欧美一区二区在线观看| 久久国产免费看| 美女在线视频一区| 欧美性大战久久久| 亚洲韩国精品一区| 欧美撒尿777hd撒尿| 亚洲小少妇裸体bbw| 欧美亚洲国产一区在线观看网站| 国产日产欧产精品推荐色| 国产盗摄一区二区| 国产精品灌醉下药二区| 色美美综合视频| 亚洲在线免费播放| 日韩三级在线免费观看| 国产精品99久久不卡二区| 亚洲国产精品高清| 色av综合在线| 日本va欧美va欧美va精品| 精品国产91久久久久久久妲己 | 久久午夜老司机| 成人av电影在线| 一区二区在线观看免费| 奇米色一区二区三区四区| 91精品婷婷国产综合久久性色 | 久久这里只有精品首页| 成人精品国产免费网站| 亚洲一区二区三区四区五区黄 | 欧美日韩国产欧美日美国产精品| 日日嗨av一区二区三区四区| 国产视频一区二区在线| 91成人看片片| 加勒比av一区二区| 悠悠色在线精品| 精品久久久久久无| 97久久超碰国产精品| 蜜桃视频在线一区| 亚洲精品亚洲人成人网在线播放| 日韩欧美aaaaaa| 91电影在线观看| 国产精品一区久久久久| 午夜一区二区三区视频| 国产精品妹子av| 欧美一级片在线观看| 91免费国产在线| 日韩成人午夜精品| 亚洲特黄一级片| 精品国产凹凸成av人网站| 欧美亚洲图片小说| 成人性生交大片免费看中文 | 国产高清成人在线| 婷婷开心激情综合| 一区二区三区精品视频| 国产日韩欧美精品一区| 91精品国产高清一区二区三区蜜臀 | 日韩精品乱码av一区二区| 欧美国产1区2区| 精品国产免费一区二区三区四区 | 成人av网站免费观看| 美女网站一区二区| 亚洲成人免费电影| 亚洲日本一区二区三区| 久久久青草青青国产亚洲免观| 91麻豆精品国产91久久久久久久久 | 亚洲欧美日韩国产手机在线| 欧美成人a在线| 在线不卡a资源高清| 欧美亚洲一区二区三区四区| 91网站最新网址| 成人av中文字幕| 成人永久免费视频| 国产高清精品久久久久| 国产精品66部| 国产黄色91视频| 国产精品911| 丁香一区二区三区| 国产99久久精品| 成人教育av在线| av中文一区二区三区| 国产激情91久久精品导航 | 国产婷婷精品av在线| 精品伦理精品一区| 久久只精品国产| 国产欧美一区二区三区沐欲| 2023国产精品视频| 欧美激情中文字幕| 中文字幕不卡在线播放| 中文字幕中文字幕在线一区 | 精品国产1区2区3区| 日韩一级大片在线| 国产亚洲视频系列| 欧美极品xxx| 亚洲精品伦理在线| 亚洲大片精品永久免费| 日韩在线a电影| 国产精品一二三区| 成人夜色视频网站在线观看| 99国产精品国产精品久久| 色一情一乱一乱一91av| 欧美肥妇毛茸茸| 精品美女在线播放| 中文字幕亚洲区| 亚洲成人tv网| 国产乱人伦精品一区二区在线观看| 成人性色生活片| 欧美丝袜丝交足nylons图片| 日韩午夜av电影| 亚洲欧洲日韩一区二区三区| 天天综合网天天综合色| 国内精品伊人久久久久av一坑| 成人免费av网站| 精品视频在线免费看| 久久综合成人精品亚洲另类欧美| 国产精品三级久久久久三级| 亚洲国产欧美在线人成| 激情久久五月天| 欧美在线视频日韩| 久久色视频免费观看| 亚洲尤物视频在线| 国产成人激情av| 欧美丰满高潮xxxx喷水动漫| 中文字幕不卡在线观看| 日本亚洲视频在线| av动漫一区二区| 日韩美一区二区三区| 亚洲激情图片小说视频| 黑人巨大精品欧美一区| 欧美亚一区二区| 国产精品久久久久久久浪潮网站| 丝瓜av网站精品一区二区| 波多野结衣欧美| 久久五月婷婷丁香社区| 日韩电影在线一区| 色吧成人激情小说| 国产精品美女一区二区| 精品在线观看免费| 欧美日韩一二区| 亚洲人精品午夜| 成人小视频在线| 久久久影院官网| 狠狠色伊人亚洲综合成人| 欧美在线观看视频一区二区三区| 欧美激情一区二区三区四区| 久久精品国产精品亚洲综合| 欧美色偷偷大香| 亚洲免费观看在线视频| 成人免费黄色在线| 国产亚洲综合av| 国产综合久久久久影院| 日韩亚洲欧美一区| 日韩国产欧美三级| 欧美高清视频不卡网| 亚洲成国产人片在线观看| 在线视频中文字幕一区二区| 国产精品毛片高清在线完整版| 国产在线播放一区三区四| 日韩一本二本av| 蜜臀av亚洲一区中文字幕| 67194成人在线观看| 日日摸夜夜添夜夜添精品视频| 欧美体内she精视频| 亚洲成av人片| 欧美日韩午夜在线| 天堂久久一区二区三区| 日韩一区二区在线观看视频| 美女mm1313爽爽久久久蜜臀| 精品美女一区二区|