亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? rtxconf.a51

?? 一個可以跑RTOS(KEIL) FULL的補丁。
?? A51
?? 第 1 頁 / 共 5 頁
字號:
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     16
         INT_ENTRY     18
         INT_ENTRY     19
         INT_ENTRY     20
         INT_ENTRY     21
      ELSEIF (?RTX_SYSTEM_TIMER = 2)
         ; Do NOT include the Timer 2 Vector (INT-5)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     16
         INT_ENTRY     18
         INT_ENTRY     19
         INT_ENTRY     20
         INT_ENTRY     21
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0   (P3.2/INT0)
                        DB 02H, 00H, 00H    ; INT_1   (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2   (P3.3/INT1)
                        DB 08H, 00H, 00H    ; INT_3   (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4   (Ser. channel 0)
                        DB 20H, 00H, 00H    ; INT_5   (Timer 2/ ext. reload)
                        DB 00H, 00H, 00H    ; INT_6   not used
                        DB 00H, 00H, 00H    ; INT_7   not used
                        DB 00H, 01H, 00H    ; INT_8   (A/D-Converter)
                        DB 00H, 02H, 00H    ; INT_9   (P1.4/INT2/CC4)
                        DB 00H, 04H, 00H    ; INT_10  (P1.0/INT3/CC0)
                        DB 00H, 08H, 00H    ; INT_11  (P1.1/INT4/CC1)
                        DB 00H, 10H, 00H    ; INT_12  (P1.2/INT5/CC2)
                        DB 00H, 20H, 00H    ; INT_13  (P1.3/INT6/CC3)
                        DB 00H, 00H, 00H    ; INT_14  not used
                        DB 00H, 00H, 00H    ; INT_15  not used
                        DB 00H, 00H, 01H    ; INT_16  (Serial Channel 1)
                        DB 00H, 00H, 00H    ; INT_17  not used
                        DB 00H, 00H, 04H    ; INT_18  (Match in CM0-CM7)
                        DB 00H, 00H, 08H    ; INT_19  (Compare timer ov.)
                        DB 00H, 00H, 10H    ; INT_20  (Match in COMSET)
                        DB 00H, 00H, 20H    ; INT_21  (Match in COMCLR)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   21

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
            ORL     PCON, #20H          ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 10)
   ;***********
   ;* Type 10 *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 80652 -> 1 interrupt enable register
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 1
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0A8H  ; not used
      ?RTX_IEN2            DATA  0A8H  ; not used

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      5
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector  (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      4
         INT_ENTRY      5
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0  (P3.2/INT0)
                        DB 02H, 00H, 00H    ; INT_1  (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2  (P3.3/INT1)
                        DB 08H, 00H, 00H    ; INT_3  (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4  (Ser. channel 0)
                        DB 20H, 00H, 00H    ; INT_5  (Ser. channel 1)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   5

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      Not supported by all 8051 type processors (see manufacturer's
;;      data sheet !)
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
                                        ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 11)
   ;***********
   ;* Type 11 *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 80410/610 -> 2 interrupt enable registers
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 2
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0E8H
      ?RTX_IEN2            DATA  0A8H  ; not used

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      5
         INT_ENTRY      7
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     14
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      5
         INT_ENTRY      7
         INT_ENTRY      8
         INT_ENTRY      9
         INT_ENTRY     10
         INT_ENTRY     11
         INT_ENTRY     12
         INT_ENTRY     13
         INT_ENTRY     14
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0   (INT0)
                        DB 02H, 00H, 00H    ; INT_1   (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2   (INT1)
                        DB 08H, 00H, 00H    ; INT_3   (Timer 1)
                        DB 00H, 00H, 00H    ; INT_4   not used
                        DB 20H, 00H, 00H    ; INT_5   (I2C)
                        DB 00H, 00H, 00H    ; INT_6   not used
                        DB 00H, 01H, 00H    ; INT_7   (INT2)
                        DB 00H, 02H, 00H    ; INT_8   (INT3)
                        DB 00H, 04H, 00H    ; INT_9   (INT4)
                        DB 00H, 08H, 00H    ; INT_10  (INT5)
                        DB 00H, 10H, 00H    ; INT_11  (INT6)
                        DB 00H, 20H, 00H    ; INT_12  (INT7)
                        DB 00H, 40H, 00H    ; INT_13  (INT8)
                        DB 00H, 80H, 00H    ; INT_14  (INT9)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   14

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      Not supported by all 8051 type processors (see manufacturer's
;;      data sheet !)
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
                                        ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 12)
   ;***********
   ;* Type 12 *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 80550 -> 1 interrupt enable register
      ; (Set the not used registers to the same address as ?RTX_IE)

      INT_EN_MASK_NUMBER   EQU 1
      ?RTX_IE              DATA  0A8H
      ?RTX_IEN1            DATA  0A8H  ; not used
      ?RTX_IEN2            DATA  0A8H  ; not used

      ;------------------------------------------------------------------
      ; Generate the interrupt entry points supported by the peripherals
      ; of the selected CPU type.
      IF (?RTX_SYSTEM_TIMER = 0)
         ; Do NOT include the Timer 0 Vector  (INT-1)
         INT_ENTRY      0
         INT_ENTRY      2
         INT_ENTRY      3
         INT_ENTRY      4
         INT_ENTRY      5
         INT_ENTRY      6
      ELSEIF (?RTX_SYSTEM_TIMER = 1)
         ; Do NOT include the Timer 1 Vector  (INT-3)
         INT_ENTRY      0
         INT_ENTRY      1
         INT_ENTRY      2
         INT_ENTRY      4
         INT_ENTRY      5
         INT_ENTRY      6
      ENDIF

      ;------------------------------------------------------------------
      ; The following table attaches the interrupt numbers (0..31) to the
      ; corresponding bits in the interrupt enable masks of the specific
      ; processor.
      ; All three interrupt enable register contents must be defined
      ; for every interrupt number (even when the specific processor contains
      ; only one interrupt mask).
      ; Syntax: DB IE-content, IE1-content, IE2-content
      ;
      ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF  SEGMENT  CODE
                        RSEG  ?RTX?RTX_INT_TO_BIT_TABLE?RTXCONF

         ?RTX_INT_TO_BIT_TABLE_BASE:
                        DB 01H, 00H, 00H    ; INT_0  (INT0)
                        DB 02H, 00H, 00H    ; INT_1  (Timer 0)
                        DB 04H, 00H, 00H    ; INT_2  (INT1)
                        DB 08H, 00H, 00H    ; INT_3  (Timer 1)
                        DB 10H, 00H, 00H    ; INT_4  (Ser. channel)
                        DB 20H, 00H, 00H    ; INT_5  (A/D-Converter)
                        DB 40H, 00H, 00H    ; INT_6  (Watchdog-Timer)

      ;------------------------------------------------------------------
      ; Define the greatest supported interrupt number
      ?RTX_MAX_INT_NBR      EQU   6

PCON    DATA    87H

ENTER_IDLE       MACRO
;;
;;      Enter Idle Mode
;;      ---------------
;;      Not supported by all 8051 type processors (see manufacturer's
;;      data sheet !)
;;      To be used whenever entering idle state.
;;
            ORL     PCON, #01H          ; Set idle mode (leave by interrupt)
                                        ; (peripherals stay active)
         ENDM

ELSEIF (?RTX_CPU_TYPE = 13)
   ;***********
   ;* Type 13 *
   ;***********
      ;------------------------------------------------------------------
      ; Define the number and addresses of the interrupt enable registers
      ; 8051GB -> 2 interrupt enable registers
      ; (Set the not used registers to the same address as ?RTX_IE)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人蜜臀av电影| 一道本成人在线| 91精品国产手机| 亚洲国产日韩精品| 欧美在线|欧美| 亚洲成人精品一区| 欧美一级片在线| 激情六月婷婷久久| 精品精品欲导航| 国产高清不卡一区| 中文字幕一区二区三| 99re成人精品视频| 亚洲一区二区三区在线播放| 7777精品伊人久久久大香线蕉超级流畅 | 成人动漫一区二区在线| **欧美大码日韩| 欧美曰成人黄网| 日本不卡中文字幕| 国产亚洲人成网站| 一本色道久久加勒比精品 | 欧美国产日本韩| 色94色欧美sute亚洲线路一久| 亚洲国产裸拍裸体视频在线观看乱了 | 日韩黄色在线观看| 国产色一区二区| 91高清视频免费看| 激情伊人五月天久久综合| 国产日韩欧美高清| 欧洲视频一区二区| 国产美女精品一区二区三区| 亚洲乱码国产乱码精品精的特点 | 日本韩国欧美在线| 久久国产欧美日韩精品| 日韩美女久久久| 欧美一区二区三区精品| www.亚洲精品| 麻豆视频一区二区| 一区二区三区日韩欧美精品| 精品成人私密视频| 欧美午夜一区二区三区| 精品影院一区二区久久久| 亚洲久本草在线中文字幕| 日韩亚洲欧美在线| 色综合天天综合色综合av | 一区二区在线免费| 久久―日本道色综合久久| 91蝌蚪porny成人天涯| 日韩高清欧美激情| 亚洲欧美日韩综合aⅴ视频| 日韩精品综合一本久道在线视频| 91老师国产黑色丝袜在线| 国产一区二区三区精品欧美日韩一区二区三区 | 老司机精品视频一区二区三区| 亚洲女女做受ⅹxx高潮| 26uuu久久天堂性欧美| 欧美精品久久一区二区三区| 色综合欧美在线视频区| 国产精品18久久久| 免费看日韩a级影片| 亚洲欧美激情小说另类| 国产亚洲美州欧州综合国| 欧美一级一区二区| 欧美日本在线看| 91麻豆国产精品久久| 成人av一区二区三区| 国产精品一级片在线观看| 免费人成精品欧美精品| 天堂一区二区在线| 亚洲自拍偷拍图区| 一区二区视频免费在线观看| 亚洲欧美日韩综合aⅴ视频| 1区2区3区国产精品| 中文字幕欧美国产| 欧美国产亚洲另类动漫| 国产欧美日韩不卡| 久久久久久日产精品| 久久网站最新地址| 国产视频一区在线播放| 久久综合久久99| 精品国产三级a在线观看| 日韩欧美国产高清| 精品国内二区三区| 久久久噜噜噜久噜久久综合| 国产性色一区二区| 国产精品视频免费| 亚洲视频一二三| 亚洲美女偷拍久久| 亚洲国产成人va在线观看天堂| 亚洲午夜久久久久中文字幕久| 亚洲va欧美va人人爽| 日本亚洲一区二区| 精品一区二区三区免费播放| 国模少妇一区二区三区| 国产精品一二三| av电影在线观看一区| 色婷婷精品大在线视频 | 丰满少妇久久久久久久| 成人高清av在线| 在线观看日韩高清av| 在线精品视频免费观看| 9191国产精品| 精品久久久久香蕉网| 中文幕一区二区三区久久蜜桃| 国产精品久久毛片av大全日韩| 亚洲精品亚洲人成人网| 免费在线观看成人| 国产成人午夜高潮毛片| 91成人免费在线视频| 欧美一区二区三区四区高清| 久久久亚洲国产美女国产盗摄| 亚洲乱码一区二区三区在线观看| 日本中文一区二区三区| 从欧美一区二区三区| 91久久精品一区二区二区| 日韩午夜精品电影| 中文字幕的久久| 视频一区在线播放| 国产乱人伦精品一区二区在线观看| 91丨九色丨尤物| 欧美一区二区三区视频免费播放| 欧美高清在线一区| 亚洲va韩国va欧美va精品| 国产黄色精品视频| 欧美挠脚心视频网站| 国产片一区二区| 视频在线观看一区二区三区| 成人av网站大全| 日韩欧美视频一区| 亚洲女人小视频在线观看| 毛片av一区二区| 欧美手机在线视频| 亚洲国产成人一区二区三区| 免费一区二区视频| 在线免费不卡电影| 欧美国产精品专区| 蜜臀久久99精品久久久久久9 | 欧美肥胖老妇做爰| 最近日韩中文字幕| 国产伦精品一区二区三区免费迷| 欧美日韩国产天堂| 亚洲欧美日韩一区| 国产99精品在线观看| 日韩你懂的电影在线观看| 亚洲一区二区欧美| 不卡av电影在线播放| 久久综合狠狠综合| 日韩av一区二区在线影视| 日本乱人伦aⅴ精品| 中文幕一区二区三区久久蜜桃| 激情综合网av| 日韩三区在线观看| 天堂影院一区二区| 欧美偷拍一区二区| 一区二区三区不卡在线观看 | 精品国产乱码久久久久久蜜臀| 国产精品一级黄| 欧美一a一片一级一片| 中文字幕免费观看一区| 国产成人在线视频网站| 久久人人爽人人爽| av资源网一区| 亚洲乱码国产乱码精品精小说 | 欧美性色黄大片手机版| 欧美日精品一区视频| 国产精品国产三级国产aⅴ无密码| 久久99国产精品麻豆| 欧美一卡二卡三卡| 久久成人18免费观看| 日韩免费福利电影在线观看| 久久精品国产亚洲高清剧情介绍| 欧美精品亚洲二区| 久久精品国产一区二区三| 在线播放国产精品二区一二区四区| 亚洲尤物在线视频观看| 欧美中文字幕一区| 午夜伊人狠狠久久| 69久久99精品久久久久婷婷 | 国产情人综合久久777777| 国产一区二区三区在线观看免费视频| 欧美三级电影精品| 日韩福利视频导航| 日韩欧美美女一区二区三区| 青娱乐精品视频| 久久夜色精品一区| 国产精品一级在线| 中文字幕日本不卡| 欧美性受极品xxxx喷水| 亚洲在线观看免费| 精品美女被调教视频大全网站| 亚洲色大成网站www久久九九| 91九色02白丝porn| 日韩精品福利网| 欧美刺激午夜性久久久久久久| 国产麻豆视频一区二区| 国产午夜亚洲精品不卡| 成人av资源下载| 午夜精品福利一区二区三区av| 欧美日韩免费不卡视频一区二区三区 | 国产精品美女久久久久久| www.欧美日韩国产在线|