?? time_sim.v
字號:
// Xilinx Verilog produced by program ngd2ver, Version M1.4.12// Date: Tue Jan 6 18:54:35 1998// Design file: time_sim.nga// Device: 4005epc84-2`timescale 1 ns/1 ps`uselib dir=/home/zeppelin2/tech_apps/m1_4.12/verilog/data libext=.vmd module use_gsr (CLOCK, RESET, UPCNT, DNCNT); input CLOCK; input RESET; output [3:0] UPCNT; output [3:0] DNCNT; wire n109, net8, net9, n108, n165, n166, n167, n168, n169, n170, n171, n172 , \add_25/n19 , \sub_26/n20 , \add_25/u6/S0_1/CO_4 , \add_25/u6/S0_1/CO_3 , \add_25/u6/S0_1/CO_2 , \sub_26/u6/S0_1/CO_4 , \sub_26/u6/S0_1/CO_3 , \sub_26/u6/S0_1/CO_2 , \U83/$1I20_GTS_TRI , \U84/$1I20_GTS_TRI , \U85/$1I20_GTS_TRI , \U86/$1I20_GTS_TRI , \U87/$1I20_GTS_TRI , \U88/$1I20_GTS_TRI , \U89/$1I20_GTS_TRI , \U90/$1I20_GTS_TRI , \U81/clkio_bufsig , \add_25/u6/S0_1/CY4_1/C0 , \add_25/u6/S0_1/CY4_1/C1 , \add_25/u6/S0_1/CY4_1/C2 , \add_25/u6/S0_1/CY4_1/C3 , \add_25/u6/S0_1/CY4_1/C4 , \add_25/u6/S0_1/CY4_1/C5 , \add_25/u6/S0_1/CY4_1/C6 , \add_25/u6/S0_1/CY4_1/C7 , \add_25/u6/S0_1/CY4_1/CY4/AND3_A , \add_25/u6/S0_1/CY4_1/CY4/AND3_B , \add_25/u6/S0_1/CY4_1/CY4/AND3_C , \add_25/u6/S0_1/CY4_1/CY4/MUXC_OUT , \add_25/u6/S0_1/CY4_1/CY4/C1_AND , \add_25/u6/S0_1/CY4_1/CY4/C0_AND , \add_25/u6/S0_1/CY4_1/CY4/MUXA_OUT , \add_25/u6/S0_1/CY4_1/CY4/F2_AND , \add_25/u6/S0_1/CY4_1/CY4/F2_XOR , \add_25/u6/S0_1/CY4_1/CY4/F1_XOR , \add_25/u6/S0_1/CY4_1/CY4/C2_AND , \add_25/u6/S0_1/CY4_1/CY4/C3_AND , \add_25/u6/S0_1/CY4_1/CY4/MUXB_OUT , \add_25/u6/S0_1/CY4_1/CY4/CIN_AND , \add_25/u6/S0_1/CY4_1/CY4/MUXC_AND , \add_25/u6/S0_1/CY4_1/CY4/G1_AND , \add_25/u6/S0_1/CY4_1/CY4/G1_XOR , \add_25/u6/S0_1/CY4_1/CY4/G4_XOR , \add_25/u6/S0_1/CY4_1/CY4/C6_AND , \add_25/u6/S0_1/CY4_1/CY4/C6_OR , \add_25/u6/S0_1/CY4_1/CY4/COUT0_AND , \add_25/u6/S0_1/CY4_1/CY4/G4_AND , \add_25/u6/S0_1/CY4_1/CY4_32/ONE , \add_25/u6/S0_1/CY4_1/CY4_32/ZERO , \add_25/u6/S0_1/XOR3_G_SUM_1/2_0 , \add_25/u6/S0_1/XOR2_F_SUM_1/2_0 , \n168/F , \n168/G , \n168/FGBLOCK/COUT0 , \n168/FGBLOCK/$1N8 , \n168/FGBLOCK/LUTRAM/CARRYBLK/A1BUF , \n168/FGBLOCK/LUTRAM/CARRYBLK/XOR3 , \n168/FGBLOCK/LUTRAM/CARRYBLK/AND4 , \n168/FGBLOCK/LUTRAM/CARRYBLK/AND5 , \n168/FGBLOCK/LUTRAM/CARRYBLK/INV1 , \sub_26/u6/S0_1/CY4_1/C0 , \sub_26/u6/S0_1/CY4_1/C1 , \sub_26/u6/S0_1/CY4_1/C2 , \sub_26/u6/S0_1/CY4_1/C3 , \sub_26/u6/S0_1/CY4_1/C4 , \sub_26/u6/S0_1/CY4_1/C5 , \sub_26/u6/S0_1/CY4_1/C6 , \sub_26/u6/S0_1/CY4_1/C7 , \sub_26/u6/S0_1/CY4_1/CY4/AND3_A , \sub_26/u6/S0_1/CY4_1/CY4/AND3_B , \sub_26/u6/S0_1/CY4_1/CY4/AND3_C , \sub_26/u6/S0_1/CY4_1/CY4/MUXC_OUT , \sub_26/u6/S0_1/CY4_1/CY4/C1_AND , \sub_26/u6/S0_1/CY4_1/CY4/C0_AND , \sub_26/u6/S0_1/CY4_1/CY4/MUXA_OUT , \sub_26/u6/S0_1/CY4_1/CY4/F2_AND , \sub_26/u6/S0_1/CY4_1/CY4/F2_XOR , \sub_26/u6/S0_1/CY4_1/CY4/F1_XOR , \sub_26/u6/S0_1/CY4_1/CY4/C2_AND , \sub_26/u6/S0_1/CY4_1/CY4/C3_AND , \sub_26/u6/S0_1/CY4_1/CY4/MUXB_OUT , \sub_26/u6/S0_1/CY4_1/CY4/CIN_AND , \sub_26/u6/S0_1/CY4_1/CY4/MUXC_AND , \sub_26/u6/S0_1/CY4_1/CY4/G1_AND , \sub_26/u6/S0_1/CY4_1/CY4/G1_XOR , \sub_26/u6/S0_1/CY4_1/CY4/G4_XOR , \sub_26/u6/S0_1/CY4_1/CY4/C6_AND , \sub_26/u6/S0_1/CY4_1/CY4/C6_OR , \sub_26/u6/S0_1/CY4_1/CY4/COUT0_AND , \sub_26/u6/S0_1/CY4_1/CY4/G4_AND , \sub_26/u6/S0_1/CY4_1/CY4_32/ONE , \sub_26/u6/S0_1/CY4_1/CY4_32/ZERO , \sub_26/u6/S0_1/XOR3_G_SUM_1/2_0 , \sub_26/u6/S0_1/XOR2_F_SUM_1/2_0 , \n172/F , \n172/G , \n172/FGBLOCK/COUT0 , \n172/FGBLOCK/$1N8 , \n172/FGBLOCK/LUTRAM/CARRYBLK/A1BUF , \n172/FGBLOCK/LUTRAM/CARRYBLK/XOR3 , \n172/FGBLOCK/LUTRAM/CARRYBLK/AND4 , \n172/FGBLOCK/LUTRAM/CARRYBLK/AND5 , \n172/FGBLOCK/LUTRAM/CARRYBLK/INV1 , \add_25/u6/S0_1/CY4_1/CY4/AND3_A_1_INV , \add_25/u6/S0_1/CY4_1/CY4/AND3_A_2_INV , \add_25/u6/S0_1/CY4_1/CY4/AND3_B_0_INV , \add_25/u6/S0_1/CY4_1/CY4/AND3_B_2_INV , \add_25/u6/S0_1/CY4_1/CY4/C1_AND_1_INV , \add_25/u6/S0_1/CY4_1/CY4/MUXA_OUT_2_INV , \add_25/u6/S0_1/CY4_1/CY4/C2_AND_1_INV , \add_25/u6/S0_1/CY4_1/CY4/MUXC_AND_1_INV , \add_25/u6/S0_1/CY4_1/CY4/C6_OR_0_INV , \add_25/u6/S0_1/CY4_1/CY4/G4_AND_1_INV , \sub_26/u6/S0_1/CY4_1/CY4/AND3_A_1_INV , \sub_26/u6/S0_1/CY4_1/CY4/AND3_A_2_INV , \sub_26/u6/S0_1/CY4_1/CY4/AND3_B_0_INV , \sub_26/u6/S0_1/CY4_1/CY4/AND3_B_2_INV , \sub_26/u6/S0_1/CY4_1/CY4/C1_AND_1_INV , \sub_26/u6/S0_1/CY4_1/CY4/MUXA_OUT_2_INV , \sub_26/u6/S0_1/CY4_1/CY4/C2_AND_1_INV , \sub_26/u6/S0_1/CY4_1/CY4/MUXC_AND_1_INV , \sub_26/u6/S0_1/CY4_1/CY4/C6_OR_0_INV , \sub_26/u6/S0_1/CY4_1/CY4/G4_AND_1_INV , \add_25/u6/S0_1/XOR3_G_SUM_1/UPCNT37[3]/2_0_0_INV , \add_25/u6/S0_1/XOR2_F_SUM_1/UPCNT37[2]/2_0_0_INV , \sub_26/u6/S0_1/XOR3_G_SUM_1/DNCNT44[3]/2_0_0_INV , \sub_26/u6/S0_1/XOR2_F_SUM_1/DNCNT44[2]/2_0_0_INV , \U83/$1I20_GTS_TRI_2_INV , \U84/$1I20_GTS_TRI_2_INV , \U85/$1I20_GTS_TRI_2_INV , \U86/$1I20_GTS_TRI_2_INV , \U87/$1I20_GTS_TRI_2_INV , \U88/$1I20_GTS_TRI_2_INV , \U89/$1I20_GTS_TRI_2_INV , \U90/$1I20_GTS_TRI_2_INV , \n168/FGBLOCK/LUTRAM/CARRYBLK/AND5_0_INV , \n172/FGBLOCK/LUTRAM/CARRYBLK/AND5_0_INV , \n172/FGBLOCK/LUTRAM/GLUT/XOR0_0_INV , GND, VCC; wire [3:2] UPCNT37; wire [3:2] DNCNT44; `ifdef GSR_SIGNAL wire GSR = `GSR_SIGNAL ; `else wire GSR ; `endif `ifdef GTS_SIGNAL wire GTS = `GTS_SIGNAL ; `else wire GTS ; `endif initial $sdf_annotate("time_sim.sdf"); X_BUF U82 (.IN (RESET), .OUT (n109)); X_ZERO net8_ZERO (.OUT (net8)); X_ZERO net9_ZERO (.OUT (net9)); X_IPAD CLOCK_PAD (.PAD (CLOCK)); X_IPAD RESET_PAD (.PAD (RESET)); X_OPAD \UPCNT<3>_PAD (.PAD (UPCNT[3])); X_OPAD \UPCNT<2>_PAD (.PAD (UPCNT[2])); X_OPAD \UPCNT<1>_PAD (.PAD (UPCNT[1])); X_OPAD \UPCNT<0>_PAD (.PAD (UPCNT[0])); X_OPAD \DNCNT<3>_PAD (.PAD (DNCNT[3])); X_OPAD \DNCNT<2>_PAD (.PAD (DNCNT[2])); X_OPAD \DNCNT<1>_PAD (.PAD (DNCNT[1])); X_OPAD \DNCNT<0>_PAD (.PAD (DNCNT[0])); X_ONE \add_25/n19_ONE (.OUT (\add_25/n19 )); X_ZERO \sub_26/n20_ZERO (.OUT (\sub_26/n20 )); X_BUF \U83/$1I20 (.IN (n165), .OUT (\U83/$1I20_GTS_TRI )); X_TRI \U83/$1I20_GTS_TRI_322 (.IN (\U83/$1I20_GTS_TRI ), .OUT (UPCNT[3]), .CTL (\U83/$1I20_GTS_TRI_2_INV )); X_BUF \U84/$1I20 (.IN (n166), .OUT (\U84/$1I20_GTS_TRI )); X_TRI \U84/$1I20_GTS_TRI_323 (.IN (\U84/$1I20_GTS_TRI ), .OUT (UPCNT[2]), .CTL (\U84/$1I20_GTS_TRI_2_INV )); X_BUF \U85/$1I20 (.IN (n167), .OUT (\U85/$1I20_GTS_TRI )); X_TRI \U85/$1I20_GTS_TRI_324 (.IN (\U85/$1I20_GTS_TRI ), .OUT (UPCNT[1]), .CTL (\U85/$1I20_GTS_TRI_2_INV )); X_BUF \U86/$1I20 (.IN (n168), .OUT (\U86/$1I20_GTS_TRI )); X_TRI \U86/$1I20_GTS_TRI_325 (.IN (\U86/$1I20_GTS_TRI ), .OUT (UPCNT[0]), .CTL (\U86/$1I20_GTS_TRI_2_INV )); X_BUF \U87/$1I20 (.IN (n169), .OUT (\U87/$1I20_GTS_TRI )); X_TRI \U87/$1I20_GTS_TRI_326 (.IN (\U87/$1I20_GTS_TRI ), .OUT (DNCNT[3]), .CTL (\U87/$1I20_GTS_TRI_2_INV )); X_BUF \U88/$1I20 (.IN (n170), .OUT (\U88/$1I20_GTS_TRI )); X_TRI \U88/$1I20_GTS_TRI_327 (.IN (\U88/$1I20_GTS_TRI ), .OUT (DNCNT[2]), .CTL (\U88/$1I20_GTS_TRI_2_INV )); X_BUF \U89/$1I20 (.IN (n171), .OUT (\U89/$1I20_GTS_TRI )); X_TRI \U89/$1I20_GTS_TRI_328 (.IN (\U89/$1I20_GTS_TRI ), .OUT (DNCNT[1]), .CTL (\U89/$1I20_GTS_TRI_2_INV )); X_BUF \U90/$1I20 (.IN (n172), .OUT (\U90/$1I20_GTS_TRI )); X_TRI \U90/$1I20_GTS_TRI_329 (.IN (\U90/$1I20_GTS_TRI ), .OUT (DNCNT[0]), .CTL (\U90/$1I20_GTS_TRI_2_INV )); X_FF \UPCNT_reg<2>/$1I13 (.IN (UPCNT37[2]), .CLK (n108), .CE (VCC), .SET (GND), .RST (GSR), .OUT (n166)); X_FF \UPCNT_reg<3>/$1I13 (.IN (UPCNT37[3]), .CLK (n108), .CE (VCC), .SET (GND), .RST (GSR), .OUT (n165)); X_FF \DNCNT_reg<2>/$1I13 (.IN (DNCNT44[2]), .CLK (n108), .CE (VCC), .SET (GSR), .RST (GND), .OUT (n170)); X_FF \DNCNT_reg<3>/$1I13 (.IN (DNCNT44[3]), .CLK (n108), .CE (VCC), .SET (GSR), .RST (GND), .OUT (n169)); X_CKBUF \U81/clkbuf (.IN (\U81/clkio_bufsig ), .OUT (n108)); X_BUF \U81/clkio_buf (.IN (CLOCK), .OUT (\U81/clkio_bufsig )); X_BUF \U1/GSR_BUF (.IN (n109), .OUT (GSR)); X_BUF \U1/GTS_BUF (.IN (net8), .OUT (GTS)); X_AND3 \add_25/u6/S0_1/CY4_1/CY4/AND3_A_90 (.IN0 (\add_25/u6/S0_1/CY4_1/C7 ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/AND3_A_1_INV ) , .IN2 (\add_25/u6/S0_1/CY4_1/CY4/AND3_A_2_INV ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/AND3_A )); X_AND3 \add_25/u6/S0_1/CY4_1/CY4/AND3_B_91 (.IN0 (\add_25/u6/S0_1/CY4_1/CY4/AND3_B_0_INV ), .IN1 (\add_25/u6/S0_1/CY4_1/C5 ) , .IN2 (\add_25/u6/S0_1/CY4_1/CY4/AND3_B_2_INV ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/AND3_B )); X_AND3 \add_25/u6/S0_1/CY4_1/CY4/AND3_C_92 (.IN0 (n166), .IN1 (\add_25/u6/S0_1/CY4_1/C5 ), .IN2 (\add_25/u6/S0_1/CY4_1/C4 ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/AND3_C )); X_OR3 \add_25/u6/S0_1/CY4_1/CY4/MUXC_OUT_93 (.IN0 (\add_25/u6/S0_1/CY4_1/CY4/AND3_A ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/AND3_B ), .IN2 (\add_25/u6/S0_1/CY4_1/CY4/AND3_C ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/MUXC_OUT )); X_AND2 \add_25/u6/S0_1/CY4_1/CY4/C1_AND_94 (.IN0 (\add_25/u6/S0_1/CY4_1/C1 ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/C1_AND_1_INV ) , .OUT (\add_25/u6/S0_1/CY4_1/CY4/C1_AND )); X_AND2 \add_25/u6/S0_1/CY4_1/CY4/C0_AND_95 (.IN0 (\add_25/u6/S0_1/CY4_1/C0 ), .IN1 (\add_25/n19 ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/C0_AND )); X_OR2 \add_25/u6/S0_1/CY4_1/CY4/MUXA_OUT_96 (.IN0 (\add_25/u6/S0_1/CY4_1/CY4/C0_AND ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/C1_AND ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/MUXA_OUT_2_INV )); X_AND2 \add_25/u6/S0_1/CY4_1/CY4/F2_AND_97 (.IN0 (VCC), .IN1 (\add_25/u6/S0_1/CY4_1/C7 ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/F2_AND )); X_XOR2 \add_25/u6/S0_1/CY4_1/CY4/F2_XOR_98 (.IN0 (\add_25/u6/S0_1/CY4_1/CY4/F2_AND ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/MUXA_OUT ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/F2_XOR )); X_XOR2 \add_25/u6/S0_1/CY4_1/CY4/F1_XOR_99 (.IN0 (\add_25/u6/S0_1/CY4_1/CY4/F2_XOR ), .IN1 (n166), .OUT (\add_25/u6/S0_1/CY4_1/CY4/F1_XOR )); X_AND2 \add_25/u6/S0_1/CY4_1/CY4/C2_AND_100 (.IN0 (\add_25/u6/S0_1/CY4_1/C2 ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/C2_AND_1_INV ) , .OUT (\add_25/u6/S0_1/CY4_1/CY4/C2_AND )); X_AND2 \add_25/u6/S0_1/CY4_1/CY4/C3_AND_101 (.IN0 (\add_25/u6/S0_1/CY4_1/C3 ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/F1_XOR ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/C3_AND )); X_OR2 \add_25/u6/S0_1/CY4_1/CY4/MUXB_OUT_102 (.IN0 (\add_25/u6/S0_1/CY4_1/CY4/C2_AND ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/C3_AND ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/MUXB_OUT )); X_AND2 \add_25/u6/S0_1/CY4_1/CY4/CIN_AND_103 (.IN0 (\add_25/u6/S0_1/CO_2 ) , .IN1 (\add_25/u6/S0_1/CY4_1/CY4/MUXB_OUT ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/CIN_AND )); X_AND2 \add_25/u6/S0_1/CY4_1/CY4/MUXC_AND_104 (.IN0 (\add_25/u6/S0_1/CY4_1/CY4/MUXC_OUT ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/MUXC_AND_1_INV ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/MUXC_AND )); X_OR2 \add_25/u6/S0_1/CY4_1/CY4/COUT0 (.IN0 (\add_25/u6/S0_1/CY4_1/CY4/CIN_AND ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/MUXC_AND ), .OUT (\add_25/u6/S0_1/CO_3 )); X_AND2 \add_25/u6/S0_1/CY4_1/CY4/G1_AND_106 (.IN0 (VCC), .IN1 (\add_25/u6/S0_1/CY4_1/C7 ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/G1_AND )); X_XOR2 \add_25/u6/S0_1/CY4_1/CY4/G1_XOR_107 (.IN0 (\add_25/u6/S0_1/CY4_1/CY4/G1_AND ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/MUXA_OUT ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/G1_XOR )); X_XOR2 \add_25/u6/S0_1/CY4_1/CY4/G4_XOR_108 (.IN0 (\add_25/u6/S0_1/CY4_1/CY4/G1_XOR ), .IN1 (n165), .OUT (\add_25/u6/S0_1/CY4_1/CY4/G4_XOR )); X_AND2 \add_25/u6/S0_1/CY4_1/CY4/C6_AND_109 (.IN0 (\add_25/u6/S0_1/CY4_1/C6 ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/G4_XOR ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/C6_AND )); X_OR2 \add_25/u6/S0_1/CY4_1/CY4/C6_OR_110 (.IN0 (\add_25/u6/S0_1/CY4_1/CY4/C6_OR_0_INV ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/C6_AND ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/C6_OR ) ); X_AND2 \add_25/u6/S0_1/CY4_1/CY4/COUT0_AND_111 (.IN0 (\add_25/u6/S0_1/CO_3 ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/C6_OR ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/COUT0_AND )); X_AND2 \add_25/u6/S0_1/CY4_1/CY4/G4_AND_112 (.IN0 (n165), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/G4_AND_1_INV ), .OUT (\add_25/u6/S0_1/CY4_1/CY4/G4_AND )); X_OR2 \add_25/u6/S0_1/CY4_1/CY4/COUT (.IN0 (\add_25/u6/S0_1/CY4_1/CY4/COUT0_AND ), .IN1 (\add_25/u6/S0_1/CY4_1/CY4/G4_AND ), .OUT (\add_25/u6/S0_1/CO_4 )); X_BUF \add_25/u6/S0_1/CY4_1/CY4_32/C0BUF (.IN (\add_25/u6/S0_1/CY4_1/CY4_32/ONE ), .OUT (\add_25/u6/S0_1/CY4_1/C0 )); X_BUF \add_25/u6/S0_1/CY4_1/CY4_32/C1BUF (.IN (\add_25/u6/S0_1/CY4_1/CY4_32/ZERO ), .OUT (\add_25/u6/S0_1/CY4_1/C1 )); X_BUF \add_25/u6/S0_1/CY4_1/CY4_32/C2BUF (.IN (\add_25/u6/S0_1/CY4_1/CY4_32/ZERO ), .OUT (\add_25/u6/S0_1/CY4_1/C2 )); X_BUF \add_25/u6/S0_1/CY4_1/CY4_32/C3BUF (.IN (\add_25/u6/S0_1/CY4_1/CY4_32/ONE ), .OUT (\add_25/u6/S0_1/CY4_1/C3 )); X_BUF \add_25/u6/S0_1/CY4_1/CY4_32/C4BUF (.IN (\add_25/u6/S0_1/CY4_1/CY4_32/ONE ), .OUT (\add_25/u6/S0_1/CY4_1/C4 )); X_BUF \add_25/u6/S0_1/CY4_1/CY4_32/C5BUF (.IN (\add_25/u6/S0_1/CY4_1/CY4_32/ONE ), .OUT (\add_25/u6/S0_1/CY4_1/C5 )); X_BUF \add_25/u6/S0_1/CY4_1/CY4_32/C6BUF (.IN (\add_25/u6/S0_1/CY4_1/CY4_32/ONE ), .OUT (\add_25/u6/S0_1/CY4_1/C6 )); X_BUF \add_25/u6/S0_1/CY4_1/CY4_32/C7BUF (.IN (\add_25/u6/S0_1/CY4_1/CY4_32/ZERO ), .OUT (\add_25/u6/S0_1/CY4_1/C7 )); X_ZERO \add_25/u6/S0_1/CY4_1/CY4_32/X_ZERO (.OUT (\add_25/u6/S0_1/CY4_1/CY4_32/ZERO )); X_ONE \add_25/u6/S0_1/CY4_1/CY4_32/X_ONE (.OUT (\add_25/u6/S0_1/CY4_1/CY4_32/ONE )); X_XOR2 \add_25/u6/S0_1/XOR3_G_SUM_1/UPCNT37<3>/2_0 (.IN0 (\add_25/u6/S0_1/XOR3_G_SUM_1/UPCNT37[3]/2_0_0_INV ), .IN1 (\add_25/u6/S0_1/CO_3 ), .OUT (\add_25/u6/S0_1/XOR3_G_SUM_1/2_0 )); X_XOR2 \add_25/u6/S0_1/XOR3_G_SUM_1/UPCNT37<3> (.IN0 (\add_25/u6/S0_1/XOR3_G_SUM_1/2_0 ), .IN1 (n165), .OUT (UPCNT37[3])); X_XOR2 \add_25/u6/S0_1/XOR2_F_SUM_1/UPCNT37<2>/2_0 (.IN0 (\add_25/u6/S0_1/XOR2_F_SUM_1/UPCNT37[2]/2_0_0_INV ), .IN1 (\add_25/u6/S0_1/CO_2 ), .OUT (\add_25/u6/S0_1/XOR2_F_SUM_1/2_0 ));
?? 快捷鍵說明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -