亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dma.h

?? LINUX 1.0 內核c源代碼
?? H
字號:
/* $Id: dma.h,v 1.7 1992/12/14 00:29:34 root Exp root $
 * linux/include/asm/dma.h: Defines for using and allocating dma channels.
 * Written by Hennus Bergman, 1992.
 * High DMA channel support & info by Hannu Savolainen
 * and John Boyd, Nov. 1992.
 */

#ifndef _ASM_DMA_H
#define _ASM_DMA_H

#include <asm/io.h>		/* need byte IO */


#ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER
#define outb	outb_p
#endif

/*
 * NOTES about DMA transfers:
 *
 *  controller 1: channels 0-3, byte operations, ports 00-1F
 *  controller 2: channels 4-7, word operations, ports C0-DF
 *
 *  - ALL registers are 8 bits only, regardless of transfer size
 *  - channel 4 is not used - cascades 1 into 2.
 *  - channels 0-3 are byte - addresses/counts are for physical bytes
 *  - channels 5-7 are word - addresses/counts are for physical words
 *  - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries
 *  - transfer count loaded to registers is 1 less than actual count
 *  - controller 2 offsets are all even (2x offsets for controller 1)
 *  - page registers for 5-7 don't use data bit 0, represent 128K pages
 *  - page registers for 0-3 use bit 0, represent 64K pages
 *
 * DMA transfers are limited to the lower 16MB of _physical_ memory.  
 * Note that addresses loaded into registers must be _physical_ addresses,
 * not logical addresses (which may differ if paging is active).
 *
 *  Address mapping for channels 0-3:
 *
 *   A23 ... A16 A15 ... A8  A7 ... A0    (Physical addresses)
 *    |  ...  |   |  ... |   |  ... |
 *    |  ...  |   |  ... |   |  ... |
 *    |  ...  |   |  ... |   |  ... |
 *   P7  ...  P0  A7 ... A0  A7 ... A0   
 * |    Page    | Addr MSB | Addr LSB |   (DMA registers)
 *
 *  Address mapping for channels 5-7:
 *
 *   A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0    (Physical addresses)
 *    |  ...  |   \   \   ... \  \  \  ... \  \
 *    |  ...  |    \   \   ... \  \  \  ... \  (not used)
 *    |  ...  |     \   \   ... \  \  \  ... \
 *   P7  ...  P1 (0) A7 A6  ... A0 A7 A6 ... A0   
 * |      Page      |  Addr MSB   |  Addr LSB  |   (DMA registers)
 *
 * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses
 * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at
 * the hardware level, so odd-byte transfers aren't possible).
 *
 * Transfer count (_not # bytes_) is limited to 64K, represented as actual
 * count - 1 : 64K => 0xFFFF, 1 => 0x0000.  Thus, count is always 1 or more,
 * and up to 128K bytes may be transferred on channels 5-7 in one operation. 
 *
 */

#define MAX_DMA_CHANNELS	8

/* 8237 DMA controllers */
#define IO_DMA1_BASE	0x00	/* 8 bit slave DMA, channels 0..3 */
#define IO_DMA2_BASE	0xC0	/* 16 bit master DMA, ch 4(=slave input)..7 */

/* DMA controller registers */
#define DMA1_CMD_REG		0x08	/* command register (w) */
#define DMA1_STAT_REG		0x08	/* status register (r) */
#define DMA1_REQ_REG            0x09    /* request register (w) */
#define DMA1_MASK_REG		0x0A	/* single-channel mask (w) */
#define DMA1_MODE_REG		0x0B	/* mode register (w) */
#define DMA1_CLEAR_FF_REG	0x0C	/* clear pointer flip-flop (w) */
#define DMA1_TEMP_REG           0x0D    /* Temporary Register (r) */
#define DMA1_RESET_REG		0x0D	/* Master Clear (w) */
#define DMA1_CLR_MASK_REG       0x0E    /* Clear Mask */
#define DMA1_MASK_ALL_REG       0x0F    /* all-channels mask (w) */

#define DMA2_CMD_REG		0xD0	/* command register (w) */
#define DMA2_STAT_REG		0xD0	/* status register (r) */
#define DMA2_REQ_REG            0xD2    /* request register (w) */
#define DMA2_MASK_REG		0xD4	/* single-channel mask (w) */
#define DMA2_MODE_REG		0xD6	/* mode register (w) */
#define DMA2_CLEAR_FF_REG	0xD8	/* clear pointer flip-flop (w) */
#define DMA2_TEMP_REG           0xDA    /* Temporary Register (r) */
#define DMA2_RESET_REG		0xDA	/* Master Clear (w) */
#define DMA2_CLR_MASK_REG       0xDC    /* Clear Mask */
#define DMA2_MASK_ALL_REG       0xDE    /* all-channels mask (w) */

#define DMA_ADDR_0              0x00    /* DMA address registers */
#define DMA_ADDR_1              0x02
#define DMA_ADDR_2              0x04
#define DMA_ADDR_3              0x06
#define DMA_ADDR_4              0xC0
#define DMA_ADDR_5              0xC4
#define DMA_ADDR_6              0xC8
#define DMA_ADDR_7              0xCC

#define DMA_CNT_0               0x01    /* DMA count registers */
#define DMA_CNT_1               0x03
#define DMA_CNT_2               0x05
#define DMA_CNT_3               0x07
#define DMA_CNT_4               0xC2
#define DMA_CNT_5               0xC6
#define DMA_CNT_6               0xCA
#define DMA_CNT_7               0xCE

#define DMA_PAGE_0              0x87    /* DMA page registers */
#define DMA_PAGE_1              0x83
#define DMA_PAGE_2              0x81
#define DMA_PAGE_3              0x82
#define DMA_PAGE_5              0x8B
#define DMA_PAGE_6              0x89
#define DMA_PAGE_7              0x8A

#define DMA_MODE_READ	0x44	/* I/O to memory, no autoinit, increment, single mode */
#define DMA_MODE_WRITE	0x48	/* memory to I/O, no autoinit, increment, single mode */
#define DMA_MODE_CASCADE 0xC0   /* pass thru DREQ->HRQ, DACK<-HLDA only */

/* enable/disable a specific DMA channel */
static __inline__ void enable_dma(unsigned int dmanr)
{
	if (dmanr<=3)
		outb(dmanr,  DMA1_MASK_REG);
	else
		outb(dmanr & 3,  DMA2_MASK_REG);
}

static __inline__ void disable_dma(unsigned int dmanr)
{
	if (dmanr<=3)
		outb(dmanr | 4,  DMA1_MASK_REG);
	else
		outb((dmanr & 3) | 4,  DMA2_MASK_REG);
}

/* Clear the 'DMA Pointer Flip Flop'.
 * Write 0 for LSB/MSB, 1 for MSB/LSB access.
 * Use this once to initialize the FF to a known state.
 * After that, keep track of it. :-)
 * --- In order to do that, the DMA routines below should ---
 * --- only be used while interrupts are disabled! ---
 */
static __inline__ void clear_dma_ff(unsigned int dmanr)
{
	if (dmanr<=3)
		outb(0,  DMA1_CLEAR_FF_REG);
	else
		outb(0,  DMA2_CLEAR_FF_REG);
}

/* set mode (above) for a specific DMA channel */
static __inline__ void set_dma_mode(unsigned int dmanr, char mode)
{
	if (dmanr<=3)
		outb(mode | dmanr,  DMA1_MODE_REG);
	else
		outb(mode | (dmanr&3),  DMA2_MODE_REG);
}

/* Set only the page register bits of the transfer address.
 * This is used for successive transfers when we know the contents of
 * the lower 16 bits of the DMA current address register, but a 64k boundary
 * may have been crossed.
 */
static __inline__ void set_dma_page(unsigned int dmanr, char pagenr)
{
	switch(dmanr) {
		case 0:
			outb(pagenr, DMA_PAGE_0);
			break;
		case 1:
			outb(pagenr, DMA_PAGE_1);
			break;
		case 2:
			outb(pagenr, DMA_PAGE_2);
			break;
		case 3:
			outb(pagenr, DMA_PAGE_3);
			break;
		case 5:
			outb(pagenr & 0xfe, DMA_PAGE_5);
			break;
		case 6:
			outb(pagenr & 0xfe, DMA_PAGE_6);
			break;
		case 7:
			outb(pagenr & 0xfe, DMA_PAGE_7);
			break;
	}
}


/* Set transfer address & page bits for specific DMA channel.
 * Assumes dma flipflop is clear.
 */
static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int a)
{
	set_dma_page(dmanr, a>>16);
	if (dmanr <= 3)  {
	    outb( a & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );
            outb( (a>>8) & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );
	}  else  {
	    outb( (a>>1) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );
	    outb( (a>>9) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );
	}
}


/* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for
 * a specific DMA channel.
 * You must ensure the parameters are valid.
 * NOTE: from a manual: "the number of transfers is one more
 * than the initial word count"! This is taken into account.
 * Assumes dma flip-flop is clear.
 * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7.
 */
static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count)
{
        count--;
	if (dmanr <= 3)  {
	    outb( count & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );
	    outb( (count>>8) & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );
        } else {
	    outb( (count>>1) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );
	    outb( (count>>9) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );
        }
}


/* Get DMA residue count. After a DMA transfer, this
 * should return zero. Reading this while a DMA transfer is
 * still in progress will return unpredictable results.
 * If called before the channel has been used, it may return 1.
 * Otherwise, it returns the number of _bytes_ left to transfer.
 *
 * Assumes DMA flip-flop is clear.
 */
static __inline__ int get_dma_residue(unsigned int dmanr)
{
	unsigned int io_port = (dmanr<=3)? ((dmanr&3)<<1) + 1 + IO_DMA1_BASE
					 : ((dmanr&3)<<2) + 2 + IO_DMA2_BASE;

	/* using short to get 16-bit wrap around */
	unsigned short count;

	count = 1 + inb(io_port);
	count += inb(io_port) << 8;
	
	return (dmanr<=3)? count : (count<<1);
}


/* These are in kernel/dma.c: */
extern int request_dma(unsigned int dmanr);	/* reserve a DMA channel */
extern void free_dma(unsigned int dmanr);	/* release it again */


#endif /* _ASM_DMA_H */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产偷国产偷精品高清尤物| 国产欧美日本一区二区三区| 91网站最新网址| 欧美国产日本韩| 奇米在线7777在线精品| 91精品国产91久久久久久最新毛片 | 人人狠狠综合久久亚洲| 欧美精选一区二区| 国产精品高潮呻吟| 国产91露脸合集magnet| 国产精品你懂的在线| 91一区二区三区在线观看| 亚洲天堂免费看| 在线免费观看日本欧美| 午夜精品久久久久久久99樱桃| 在线免费观看一区| 免费国产亚洲视频| 欧美久久免费观看| 免费人成在线不卡| 国产亚洲欧美日韩在线一区| 高清日韩电视剧大全免费| 国产精品动漫网站| 欧美日韩一区二区三区高清| 免费久久精品视频| 中文在线一区二区| 在线免费观看日本一区| 久久99久国产精品黄毛片色诱| 国产午夜久久久久| 国产一区久久久| 亚洲欧美国产高清| 日韩欧美高清一区| 成人福利在线看| 日韩影院免费视频| 中文字幕不卡一区| 欧美精品一二三四| 国产不卡视频在线观看| 亚洲一区二区三区激情| 欧美裸体一区二区三区| 久久国产精品72免费观看| 综合欧美一区二区三区| 欧美成人在线直播| 99久久精品国产麻豆演员表| 青青草国产成人av片免费| 亚洲美女电影在线| 欧美成人乱码一区二区三区| aaa亚洲精品| 亚洲一区二区三区免费视频| 国产精品视频看| 日韩视频在线一区二区| 99re8在线精品视频免费播放| 久久成人免费网| 亚洲第一久久影院| 亚洲精品中文在线| 制服丝袜成人动漫| 国产经典欧美精品| 精品在线视频一区| 午夜视频一区二区三区| 国产精品二三区| 国产欧美综合在线| 日韩欧美一区在线| 欧美精品免费视频| 一本大道久久a久久精二百| 久久国产欧美日韩精品| 午夜精品成人在线| 亚洲成人av福利| 亚洲午夜视频在线| 亚洲三级理论片| 国产精品乱人伦中文| 久久综合色综合88| 精品日韩欧美在线| 欧美日韩专区在线| 欧美久久免费观看| 欧美精品黑人性xxxx| 欧美视频一区二| 欧美亚洲国产怡红院影院| 日本高清成人免费播放| 色综合久久88色综合天天免费| 美女网站色91| 加勒比av一区二区| 国产在线国偷精品免费看| 久久99在线观看| 国内外成人在线| 国产精品综合在线视频| 国产在线精品免费| 麻豆精品在线视频| 国产精品亚洲一区二区三区在线| 九九视频精品免费| 福利电影一区二区三区| 成人99免费视频| 日本黄色一区二区| 欧美日韩国产美| 欧美精品vⅰdeose4hd| 欧美一区二区三区免费观看视频| 日韩欧美黄色影院| 久久精品男人天堂av| 国产精品天美传媒| 亚洲高清视频的网址| 亚洲综合久久av| 日本亚洲最大的色成网站www| 久久国产精品色婷婷| 成人精品高清在线| 欧美亚一区二区| 久久久精品日韩欧美| 亚洲美女一区二区三区| 日韩成人伦理电影在线观看| 三级影片在线观看欧美日韩一区二区| 日韩中文字幕一区二区三区| 美女视频网站久久| av综合在线播放| 欧美成人bangbros| 亚洲人成网站精品片在线观看| 亚洲一区在线看| 国内精品免费在线观看| 在线看不卡av| 精品美女在线播放| 亚洲一二三区在线观看| 国产真实乱子伦精品视频| 91麻豆免费在线观看| 日韩欧美一二三四区| 亚洲激情校园春色| 国产aⅴ综合色| 日韩欧美一区中文| 亚洲五码中文字幕| 成人av在线资源| 久久久久久久久99精品| 视频在线观看91| 色香蕉成人二区免费| 国产欧美一区二区精品性| 亚洲超丰满肉感bbw| 国产高清成人在线| 91久久精品一区二区三区| 久久久久国产精品麻豆ai换脸| 全部av―极品视觉盛宴亚洲| 色诱视频网站一区| 中文字幕 久热精品 视频在线| 精品一二线国产| 欧美亚洲另类激情小说| 亚洲免费在线观看视频| 成人免费va视频| 国产精品理论在线观看| 国产精品1区二区.| 久久久综合网站| 精品无码三级在线观看视频| 色综合色狠狠天天综合色| 国产欧美一区在线| 国产精品一区二区三区99| 日韩美女一区二区三区| 蜜臀av一区二区三区| 4438x亚洲最大成人网| 亚洲18女电影在线观看| 欧洲av在线精品| 中文字幕日本乱码精品影院| 成人91在线观看| 亚洲视频电影在线| 成人美女视频在线看| 久久久久久久久岛国免费| 国产高清不卡二三区| 国产欧美精品在线观看| 成人h版在线观看| 亚洲另类春色国产| 欧洲在线/亚洲| 亚洲欧美日韩国产中文在线| 色天使久久综合网天天| 夜夜嗨av一区二区三区中文字幕| 91久久精品一区二区| 亚洲第一精品在线| 日韩三级精品电影久久久| 国产宾馆实践打屁股91| 亚洲图片另类小说| 在线免费不卡电影| 亚洲国产sm捆绑调教视频| 精品国产三级电影在线观看| 国产.精品.日韩.另类.中文.在线.播放 | av日韩在线网站| 亚洲精品成人精品456| 精品国产免费久久| 欧美日韩高清影院| av在线播放一区二区三区| 麻豆成人91精品二区三区| 亚洲狼人国产精品| 国产精品欧美久久久久无广告| 欧美一卡2卡3卡4卡| 色婷婷久久99综合精品jk白丝 | 久久亚洲综合色一区二区三区| 91在线精品一区二区| 国产精品99久| 蜜桃久久久久久| 天使萌一区二区三区免费观看| 亚洲天堂2014| 亚洲国产电影在线观看| 久久久亚洲精华液精华液精华液| 欧美一级片在线看| 在线电影一区二区三区| 欧美日本国产一区| 欧美体内she精高潮| 91在线免费视频观看| 成人精品亚洲人成在线| 国产盗摄女厕一区二区三区 | 国产福利精品一区二区| 狠狠色丁香婷综合久久|