亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? pci.c

?? U-Boot1.1.2是最為常用的嵌入式系統Bootloader
?? C
?? 第 1 頁 / 共 2 頁
字號:
/* PCI.c - PCI functions *//* Copyright - Galileo technology. */#include <common.h>#include <pci.h>#include <galileo/pci.h>static const unsigned char pci_irq_swizzle[2][PCI_MAX_DEVICES] = {#ifdef CONFIG_ZUMA_V2	{0, 0, 0, 0, 0, 0, 0, 29,[8 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 28,[8 ... PCI_MAX_DEVICES - 1] = 0}#else				/* EVB??? This is a guess */	{0, 0, 0, 0, 0, 0, 0, 27, 27,[9 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 29, 29,[9 ... PCI_MAX_DEVICES - 1] = 0}#endif};static const unsigned int pci_p2p_configuration_reg[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static const unsigned int pci_configuration_address[] = {	PCI_0CONFIGURATION_ADDRESS, PCI_1CONFIGURATION_ADDRESS};static const unsigned int pci_configuration_data[] = {	PCI_0CONFIGURATION_DATA_VIRTUAL_REGISTER,	PCI_1CONFIGURATION_DATA_VIRTUAL_REGISTER};static const unsigned int pci_error_cause_reg[] = {	PCI_0ERROR_CAUSE, PCI_1ERROR_CAUSE};static const unsigned int pci_arbiter_control[] = {	PCI_0ARBITER_CONTROL, PCI_1ARBITER_CONTROL};static const unsigned int pci_snoop_control_base_0_low[] = {	PCI_0SNOOP_CONTROL_BASE_0_LOW, PCI_1SNOOP_CONTROL_BASE_0_LOW};static const unsigned int pci_snoop_control_top_0[] = {	PCI_0SNOOP_CONTROL_TOP_0, PCI_1SNOOP_CONTROL_TOP_0};static const unsigned int pci_access_control_base_0_low[] = {	PCI_0ACCESS_CONTROL_BASE_0_LOW, PCI_1ACCESS_CONTROL_BASE_0_LOW};static const unsigned int pci_access_control_top_0[] = {	PCI_0ACCESS_CONTROL_TOP_0, PCI_1ACCESS_CONTROL_TOP_0};static const unsigned int pci_scs_bank_size[2][4] = {	{PCI_0SCS_0_BANK_SIZE, PCI_0SCS_1_BANK_SIZE,	 PCI_0SCS_2_BANK_SIZE, PCI_0SCS_3_BANK_SIZE},	{PCI_1SCS_0_BANK_SIZE, PCI_1SCS_1_BANK_SIZE,	 PCI_1SCS_2_BANK_SIZE, PCI_1SCS_3_BANK_SIZE}};static const unsigned int pci_p2p_configuration[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static unsigned int local_buses[] = { 0, 0 };/********************************************************************* pciWriteConfigReg - Write to a PCI configuration register*                    - Make sure the GT is configured as a master before writing*                      to another device on the PCI.*                    - The function takes care of Big/Little endian conversion.*** Inputs:   unsigned int regOffset: The register offset as it apears in the GT spec*                   (or any other PCI device spec)*           pciDevNum: The device number needs to be addressed.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/void pciWriteConfigReg (PCI_HOST host, unsigned int regOffset,			unsigned int pciDevNum, unsigned int data){	volatile unsigned int DataForAddrReg;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	unsigned int addr;	if (pciDevNum > 32)	/* illegal device Number */		return;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &addr);	if (addr != DataForAddrReg)		return;	GT_REG_WRITE (pci_configuration_data[host], data);}/********************************************************************* pciReadConfigReg  - Read from a PCI0 configuration register*                    - Make sure the GT is configured as a master before reading*                     from another device on the PCI.*                   - The function takes care of Big/Little endian conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec)*           pciDevNum: The device number needs to be addressed.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciReadConfigReg (PCI_HOST host, unsigned int regOffset,			       unsigned int pciDevNum){	volatile unsigned int DataForAddrReg;	unsigned int data;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	if (pciDevNum > 32)	/* illegal device Number */		return 0xffffffff;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &data);	if (data != DataForAddrReg)		return 0xffffffff;	GT_REG_READ (pci_configuration_data[host], &data);	return data;}/********************************************************************* pciOverBridgeWriteConfigReg - Write to a PCI configuration register where*                               the agent is placed on another Bus. For more*                               information read P2P in the PCI spec.** Inputs:   unsigned int regOffset - The register offset as it apears in the*           GT spec (or any other PCI device spec).*           unsigned int pciDevNum - The device number needs to be addressed.*           unsigned int busNum - On which bus does the Target agent connect*                                 to.*           unsigned int data - data to be written.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**  The configuration Address is configure as type-I (bits[1:0] = '01') due to*   PCI spec referring to P2P.**********************************************************************/void pciOverBridgeWriteConfigReg (PCI_HOST host,				  unsigned int regOffset,				  unsigned int pciDevNum,				  unsigned int busNum, unsigned int data){	unsigned int DataForReg;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT0;	} else {		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT31 | BIT0;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_WRITE (pci_configuration_data[host], data);	} else {		/* configuration Transaction over the pci. */		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_WRITE (pci_configuration_data[host], WORD_SWAP (data));	}}/********************************************************************* pciOverBridgeReadConfigReg  - Read from a PCIn configuration register where*                               the agent target locate on another PCI bus.*                             - Make sure the GT is configured as a master*                               before reading from another device on the PCI.*                             - The function takes care of Big/Little endian*                               conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec). (configuration register offset.)*           pciDevNum: The device number needs to be addressed.*           busNum: the Bus number where the agent is place.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciOverBridgeReadConfigReg (PCI_HOST host,					 unsigned int regOffset,					 unsigned int pciDevNum,					 unsigned int busNum){	unsigned int DataForReg;	unsigned int data;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT31;	} else {		/* agent on another bus */		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT0 | BIT31;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_READ (pci_configuration_data[host], &data);		return data;	} else {		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_READ (pci_configuration_data[host], &data);		return WORD_SWAP (data);	}}/********************************************************************* pciGetRegOffset - Gets the register offset for this region config.** INPUT:   Bus, Region - The bus and region we ask for its base address.* OUTPUT:   N/A* RETURNS: PCI register base address*********************************************************************/static unsigned int pciGetRegOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_0MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_0MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_0MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_0MEMORY3_LOW_DECODE_ADDRESS;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_1MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_1MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_1MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_1MEMORY3_LOW_DECODE_ADDRESS;		}	}	return PCI_0MEMORY0_LOW_DECODE_ADDRESS;}static unsigned int pciGetRemapOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_0MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_0MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_0MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_0MEMORY3_ADDRESS_REMAP;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_1MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_1MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_1MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_1MEMORY3_ADDRESS_REMAP;		}	}	return PCI_0MEMORY0_ADDRESS_REMAP;}bool pciMapSpace (PCI_HOST host, PCI_REGION region, unsigned int remapBase,		  unsigned int bankBase, unsigned int bankLength){	unsigned int low = 0xfff;	unsigned int high = 0x0;	unsigned int regOffset = pciGetRegOffset (host, region);	unsigned int remapOffset = pciGetRemapOffset (host, region);	if (bankLength != 0) {		low = (bankBase >> 20) & 0xfff;		high = ((bankBase + bankLength) >> 20) - 1;	}	GT_REG_WRITE (regOffset, low | (1 << 24));	/* no swapping */	GT_REG_WRITE (regOffset + 8, high);	if (bankLength != 0) {	/* must do AFTER writing maps */		GT_REG_WRITE (remapOffset, remapBase >> 20);	/* sorry, 32 bits only.								   dont support upper 32								   in this driver */	}	return true;}unsigned int pciGetSpaceBase (PCI_HOST host, PCI_REGION region){	unsigned int low;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	return (low & 0xfff) << 20;}unsigned int pciGetSpaceSize (PCI_HOST host, PCI_REGION region){	unsigned int low, high;	unsigned int regOffset = pciGetRegOffset (host, region);

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品久久毛片a| 国产女主播在线一区二区| 成人av在线一区二区三区| 激情欧美一区二区三区在线观看| 亚洲成人激情社区| 午夜亚洲福利老司机| 亚洲成在人线在线播放| 香蕉影视欧美成人| 日本v片在线高清不卡在线观看| 肉色丝袜一区二区| 久久99国产精品久久99果冻传媒| 麻豆91精品91久久久的内涵| 美女久久久精品| 狠狠色综合播放一区二区| 国产最新精品精品你懂的| 国产成人av福利| 色综合中文字幕国产 | 国产精品一级二级三级| 国内精品视频一区二区三区八戒| 国产电影一区二区三区| www.99精品| 欧美日本精品一区二区三区| 日韩欧美国产1| 久久精品人人做人人爽97| 国产精品免费视频网站| 亚洲一区二区三区小说| 麻豆精品国产传媒mv男同| 成人a区在线观看| 欧美日韩午夜影院| 国产亚洲精品精华液| 一区二区三区四区在线| 久久精品国产**网站演员| 国产91精品精华液一区二区三区 | 狠狠色丁香婷婷综合| 丁香婷婷综合色啪| 欧美色综合网站| 久久久久久久久久久久久久久99| 国产精品第13页| 免费高清视频精品| 91视频国产资源| 2020国产精品久久精品美国| 一区二区三区美女视频| 精品夜夜嗨av一区二区三区| 日本福利一区二区| 久久久久久久久岛国免费| 亚洲大尺度视频在线观看| 国产盗摄精品一区二区三区在线| 欧美色图12p| 亚洲欧洲性图库| 久久精品久久久精品美女| 色婷婷久久久亚洲一区二区三区| 日韩欧美国产综合一区 | 欧美一级黄色录像| 亚洲人成在线观看一区二区| 国产美女娇喘av呻吟久久| 欧美日韩精品福利| 最新久久zyz资源站| 国产精品综合视频| 日韩视频一区在线观看| 亚洲一区av在线| 91猫先生在线| **性色生活片久久毛片| 成人看片黄a免费看在线| 久久久午夜精品理论片中文字幕| 日本美女视频一区二区| 欧美日韩情趣电影| 亚洲资源中文字幕| 色哦色哦哦色天天综合| 亚洲欧美综合色| 成人国产精品免费观看| 欧美激情一区二区在线| 国产一区二区三区四区五区入口| 精品久久久久久久久久久院品网 | 波多野结衣中文字幕一区二区三区| 日韩一区二区电影在线| 亚洲一区在线观看免费观看电影高清| av成人免费在线| 国产精品成人网| 99久久精品免费看国产免费软件| 国产三级欧美三级日产三级99| 国产一区美女在线| 国产夜色精品一区二区av| 国产成人午夜99999| 国产三级久久久| 成年人午夜久久久| 亚洲黄网站在线观看| 在线日韩一区二区| 偷拍与自拍一区| 欧美成人aa大片| 国产成人h网站| 久久国产夜色精品鲁鲁99| 91日韩精品一区| 欧美日韩一区二区三区四区| 精品国产乱码久久久久久久久| 日本视频免费一区| 精品国产一区二区精华| 国产成人免费视频一区| 亚洲欧美日韩国产手机在线| 91成人在线观看喷潮| 亚洲不卡av一区二区三区| 日韩一区二区三区精品视频| 国内成人精品2018免费看| 国产精品私房写真福利视频| 色综合久久久久网| 爽好多水快深点欧美视频| 久久九九久精品国产免费直播| a级精品国产片在线观看| 亚洲成人免费视频| 欧美经典一区二区三区| 在线精品视频一区二区三四| 美国十次综合导航| 亚洲欧洲一区二区在线播放| 日韩一级免费一区| 97国产一区二区| 精品在线亚洲视频| 亚洲另类中文字| 精品日韩成人av| 欧美在线你懂的| 岛国av在线一区| 日本aⅴ免费视频一区二区三区| 国产精品国产精品国产专区不蜜| 欧美高清视频一二三区 | 亚洲成av人片在线观看| 久久久久97国产精华液好用吗| 欧美在线免费观看亚洲| 国产福利91精品一区二区三区| 天天影视涩香欲综合网| 国产精品美女久久久久av爽李琼| 67194成人在线观看| 9色porny自拍视频一区二区| 精彩视频一区二区| 日韩不卡在线观看日韩不卡视频| 国产精品理伦片| 久久久一区二区三区捆绑**| 7777精品伊人久久久大香线蕉的 | 国产午夜精品久久久久久久| 欧美片网站yy| 色网站国产精品| www.在线欧美| 成人黄色电影在线| 国产精品1区2区| 国内精品伊人久久久久av影院| 亚州成人在线电影| 一区二区三区蜜桃| 亚洲综合色区另类av| 亚洲素人一区二区| 国产精品久久久久久久久快鸭| 久久久国产精华| 国产欧美一区二区精品久导航| 精品久久久影院| 久久免费视频色| 久久久久久久久久美女| 久久精品人人做人人爽人人| 国产亚洲短视频| 中文字幕第一页久久| 中文字幕在线不卡| 麻豆精品视频在线观看视频| 免费人成精品欧美精品 | 国产精品美女www爽爽爽| 国产日产精品一区| 国产精品久久久久久亚洲毛片| 国产精品国产a| 综合电影一区二区三区| 亚洲三级在线免费| 一区二区在线观看视频| 亚洲电影第三页| 日韩精品成人一区二区在线| 免费成人结看片| 国产一区 二区| 99久久er热在这里只有精品15| 99re6这里只有精品视频在线观看 99re8在线精品视频免费播放 | 亚洲国产美国国产综合一区二区| 亚洲黄色尤物视频| 日韩国产高清在线| 国内一区二区在线| 99re8在线精品视频免费播放| 在线免费观看视频一区| 欧美日韩亚洲综合一区| 日韩精品中文字幕在线不卡尤物| 国产日韩成人精品| 一区二区不卡在线视频 午夜欧美不卡在| 亚洲一区二区三区四区在线免费观看| 午夜久久电影网| 国产一区二区美女| 色哟哟一区二区三区| 日韩色在线观看| 国产精品福利影院| 美女视频第一区二区三区免费观看网站| 国产精品一区二区在线看| 色综合激情五月| 精品毛片乱码1区2区3区| 亚洲色图在线视频| 久久精品国产秦先生| 色婷婷精品久久二区二区蜜臂av | 免费观看一级特黄欧美大片| 成人国产精品免费网站| 91精品国产综合久久福利 | 午夜视频一区二区三区| 成人中文字幕合集| 日韩视频在线观看一区二区|