亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dma.h

?? GNU Mach 微內核源代碼, 基于美國卡內基美隆大學的 Mach 研究項目
?? H
字號:
/* $Id: dma.h,v 1.1 1999/04/26 05:55:43 tb Exp $ * linux/include/asm/dma.h: Defines for using and allocating dma channels. * Written by Hennus Bergman, 1992. * High DMA channel support & info by Hannu Savolainen * and John Boyd, Nov. 1992. */#ifndef _ASM_DMA_H#define _ASM_DMA_H#include <asm/io.h>		/* need byte IO */#ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER#define dma_outb	outb_p#else#define dma_outb	outb#endif#define dma_inb		inb/* * NOTES about DMA transfers: * *  controller 1: channels 0-3, byte operations, ports 00-1F *  controller 2: channels 4-7, word operations, ports C0-DF * *  - ALL registers are 8 bits only, regardless of transfer size *  - channel 4 is not used - cascades 1 into 2. *  - channels 0-3 are byte - addresses/counts are for physical bytes *  - channels 5-7 are word - addresses/counts are for physical words *  - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries *  - transfer count loaded to registers is 1 less than actual count *  - controller 2 offsets are all even (2x offsets for controller 1) *  - page registers for 5-7 don't use data bit 0, represent 128K pages *  - page registers for 0-3 use bit 0, represent 64K pages * * DMA transfers are limited to the lower 16MB of _physical_ memory.   * Note that addresses loaded into registers must be _physical_ addresses, * not logical addresses (which may differ if paging is active). * *  Address mapping for channels 0-3: * *   A23 ... A16 A15 ... A8  A7 ... A0    (Physical addresses) *    |  ...  |   |  ... |   |  ... | *    |  ...  |   |  ... |   |  ... | *    |  ...  |   |  ... |   |  ... | *   P7  ...  P0  A7 ... A0  A7 ... A0    * |    Page    | Addr MSB | Addr LSB |   (DMA registers) * *  Address mapping for channels 5-7: * *   A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0    (Physical addresses) *    |  ...  |   \   \   ... \  \  \  ... \  \ *    |  ...  |    \   \   ... \  \  \  ... \  (not used) *    |  ...  |     \   \   ... \  \  \  ... \ *   P7  ...  P1 (0) A7 A6  ... A0 A7 A6 ... A0    * |      Page      |  Addr MSB   |  Addr LSB  |   (DMA registers) * * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at * the hardware level, so odd-byte transfers aren't possible). * * Transfer count (_not # bytes_) is limited to 64K, represented as actual * count - 1 : 64K => 0xFFFF, 1 => 0x0000.  Thus, count is always 1 or more, * and up to 128K bytes may be transferred on channels 5-7 in one operation.  * */#define MAX_DMA_CHANNELS	8/* The maximum address that we can perform a DMA transfer to on this platform */#define MAX_DMA_ADDRESS      0x1000000/* 8237 DMA controllers */#define IO_DMA1_BASE	0x00	/* 8 bit slave DMA, channels 0..3 */#define IO_DMA2_BASE	0xC0	/* 16 bit master DMA, ch 4(=slave input)..7 *//* DMA controller registers */#define DMA1_CMD_REG		0x08	/* command register (w) */#define DMA1_STAT_REG		0x08	/* status register (r) */#define DMA1_REQ_REG            0x09    /* request register (w) */#define DMA1_MASK_REG		0x0A	/* single-channel mask (w) */#define DMA1_MODE_REG		0x0B	/* mode register (w) */#define DMA1_CLEAR_FF_REG	0x0C	/* clear pointer flip-flop (w) */#define DMA1_TEMP_REG           0x0D    /* Temporary Register (r) */#define DMA1_RESET_REG		0x0D	/* Master Clear (w) */#define DMA1_CLR_MASK_REG       0x0E    /* Clear Mask */#define DMA1_MASK_ALL_REG       0x0F    /* all-channels mask (w) */#define DMA2_CMD_REG		0xD0	/* command register (w) */#define DMA2_STAT_REG		0xD0	/* status register (r) */#define DMA2_REQ_REG            0xD2    /* request register (w) */#define DMA2_MASK_REG		0xD4	/* single-channel mask (w) */#define DMA2_MODE_REG		0xD6	/* mode register (w) */#define DMA2_CLEAR_FF_REG	0xD8	/* clear pointer flip-flop (w) */#define DMA2_TEMP_REG           0xDA    /* Temporary Register (r) */#define DMA2_RESET_REG		0xDA	/* Master Clear (w) */#define DMA2_CLR_MASK_REG       0xDC    /* Clear Mask */#define DMA2_MASK_ALL_REG       0xDE    /* all-channels mask (w) */#define DMA_ADDR_0              0x00    /* DMA address registers */#define DMA_ADDR_1              0x02#define DMA_ADDR_2              0x04#define DMA_ADDR_3              0x06#define DMA_ADDR_4              0xC0#define DMA_ADDR_5              0xC4#define DMA_ADDR_6              0xC8#define DMA_ADDR_7              0xCC#define DMA_CNT_0               0x01    /* DMA count registers */#define DMA_CNT_1               0x03#define DMA_CNT_2               0x05#define DMA_CNT_3               0x07#define DMA_CNT_4               0xC2#define DMA_CNT_5               0xC6#define DMA_CNT_6               0xCA#define DMA_CNT_7               0xCE#define DMA_PAGE_0              0x87    /* DMA page registers */#define DMA_PAGE_1              0x83#define DMA_PAGE_2              0x81#define DMA_PAGE_3              0x82#define DMA_PAGE_5              0x8B#define DMA_PAGE_6              0x89#define DMA_PAGE_7              0x8A#define DMA_MODE_READ	0x44	/* I/O to memory, no autoinit, increment, single mode */#define DMA_MODE_WRITE	0x48	/* memory to I/O, no autoinit, increment, single mode */#define DMA_MODE_CASCADE 0xC0   /* pass thru DREQ->HRQ, DACK<-HLDA only *//* enable/disable a specific DMA channel */static __inline__ void enable_dma(unsigned int dmanr){	if (dmanr<=3)		dma_outb(dmanr,  DMA1_MASK_REG);	else		dma_outb(dmanr & 3,  DMA2_MASK_REG);}static __inline__ void disable_dma(unsigned int dmanr){	if (dmanr<=3)		dma_outb(dmanr | 4,  DMA1_MASK_REG);	else		dma_outb((dmanr & 3) | 4,  DMA2_MASK_REG);}/* Clear the 'DMA Pointer Flip Flop'. * Write 0 for LSB/MSB, 1 for MSB/LSB access. * Use this once to initialize the FF to a known state. * After that, keep track of it. :-) * --- In order to do that, the DMA routines below should --- * --- only be used while interrupts are disabled! --- */static __inline__ void clear_dma_ff(unsigned int dmanr){	if (dmanr<=3)		dma_outb(0,  DMA1_CLEAR_FF_REG);	else		dma_outb(0,  DMA2_CLEAR_FF_REG);}/* set mode (above) for a specific DMA channel */static __inline__ void set_dma_mode(unsigned int dmanr, char mode){	if (dmanr<=3)		dma_outb(mode | dmanr,  DMA1_MODE_REG);	else		dma_outb(mode | (dmanr&3),  DMA2_MODE_REG);}/* Set only the page register bits of the transfer address. * This is used for successive transfers when we know the contents of * the lower 16 bits of the DMA current address register, but a 64k boundary * may have been crossed. */static __inline__ void set_dma_page(unsigned int dmanr, char pagenr){	switch(dmanr) {		case 0:			dma_outb(pagenr, DMA_PAGE_0);			break;		case 1:			dma_outb(pagenr, DMA_PAGE_1);			break;		case 2:			dma_outb(pagenr, DMA_PAGE_2);			break;		case 3:			dma_outb(pagenr, DMA_PAGE_3);			break;		case 5:			dma_outb(pagenr & 0xfe, DMA_PAGE_5);			break;		case 6:			dma_outb(pagenr & 0xfe, DMA_PAGE_6);			break;		case 7:			dma_outb(pagenr & 0xfe, DMA_PAGE_7);			break;	}}/* Set transfer address & page bits for specific DMA channel. * Assumes dma flipflop is clear. */static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int a){	set_dma_page(dmanr, a>>16);	if (dmanr <= 3)  {	    dma_outb( a & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );            dma_outb( (a>>8) & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );	}  else  {	    dma_outb( (a>>1) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );	    dma_outb( (a>>9) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );	}}/* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for * a specific DMA channel. * You must ensure the parameters are valid. * NOTE: from a manual: "the number of transfers is one more * than the initial word count"! This is taken into account. * Assumes dma flip-flop is clear. * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7. */static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count){        count--;	if (dmanr <= 3)  {	    dma_outb( count & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );	    dma_outb( (count>>8) & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );        } else {	    dma_outb( (count>>1) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );	    dma_outb( (count>>9) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );        }}/* Get DMA residue count. After a DMA transfer, this * should return zero. Reading this while a DMA transfer is * still in progress will return unpredictable results. * If called before the channel has been used, it may return 1. * Otherwise, it returns the number of _bytes_ left to transfer. * * Assumes DMA flip-flop is clear. */static __inline__ int get_dma_residue(unsigned int dmanr){	unsigned int io_port = (dmanr<=3)? ((dmanr&3)<<1) + 1 + IO_DMA1_BASE					 : ((dmanr&3)<<2) + 2 + IO_DMA2_BASE;	/* using short to get 16-bit wrap around */	unsigned short count;	count = 1 + dma_inb(io_port);	count += dma_inb(io_port) << 8;		return (dmanr<=3)? count : (count<<1);}/* These are in kernel/dma.c: */extern int request_dma(unsigned int dmanr, const char * device_id);	/* reserve a DMA channel */extern void free_dma(unsigned int dmanr);	/* release it again */#endif /* _ASM_DMA_H */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩av网站免费在线| 亚洲综合色区另类av| 成人爱爱电影网址| 青青草国产成人av片免费| 亚洲人成网站精品片在线观看| 国产精品国产三级国产普通话三级| 亚洲欧美综合色| 日韩欧美美女一区二区三区| 成人欧美一区二区三区黑人麻豆 | 国产精品自产自拍| 久久久99精品免费观看不卡| 国产成人在线视频网站| 亚洲欧美偷拍另类a∨色屁股| 色噜噜狠狠成人网p站| 亚洲成人资源网| 337p日本欧洲亚洲大胆精品| 成人精品国产一区二区4080| 一区二区三区在线免费播放 | 日本成人在线一区| 国产亚洲短视频| 在线影视一区二区三区| 麻豆国产欧美一区二区三区| 日本一区二区三区国色天香| 欧洲一区二区av| 精品一区二区三区av| 亚洲私人黄色宅男| 91精品国产福利在线观看| 国产成人在线看| 亚洲午夜久久久久中文字幕久| 欧美片网站yy| 日本大胆欧美人术艺术动态| 国产在线播放一区| 日本在线播放一区二区三区| 中文字幕日韩av资源站| 国产精品国产成人国产三级 | 日韩久久一区二区| 国产高清一区日本| 视频一区免费在线观看| 成人午夜在线视频| 一区二区三区在线免费视频| 国产精品久久久久久久久晋中| 欧美电影免费观看高清完整版在线观看| www.成人在线| 国产不卡免费视频| 国产伦精品一区二区三区视频青涩| 亚洲综合色在线| 精品盗摄一区二区三区| 麻豆91免费看| 中文字幕第一区第二区| 欧美亚洲综合久久| 水野朝阳av一区二区三区| 精品免费国产一区二区三区四区| 午夜a成v人精品| 亚洲欧美综合色| 51精品秘密在线观看| 中文字幕一区二区三中文字幕| 色婷婷亚洲一区二区三区| 亚洲免费av高清| 中文在线资源观看网站视频免费不卡| 成人一级黄色片| 欧美精品一区二区久久婷婷| 亚洲一区二区三区四区的| 久久一夜天堂av一区二区三区| 国产高清一区日本| 亚洲综合色视频| 欧美在线影院一区二区| 久久久久一区二区三区四区| 免费成人结看片| 欧美一级片免费看| 在线精品视频小说1| 国产伦精品一区二区三区免费| 亚洲综合在线视频| www.av精品| 亚洲一区二区视频在线观看| 亚洲国产视频一区| 日产国产高清一区二区三区| 北岛玲一区二区三区四区| 欧美日本在线看| 亚洲色图色小说| 国产成人亚洲综合a∨婷婷| 91福利在线免费观看| 欧美一区二区在线观看| 欧美丝袜丝交足nylons图片| 在线一区二区三区四区五区| 国产成人综合亚洲网站| 国产成人在线观看| av亚洲精华国产精华精| 国产福利视频一区二区三区| 日韩1区2区日韩1区2区| 激情综合色综合久久| 美国十次了思思久久精品导航| 国产精品久久久久婷婷二区次| 欧美xxxx在线观看| 欧美videofree性高清杂交| 中文字幕一区二区三区不卡| 欧美一区二区三区视频在线| 色综合色综合色综合色综合色综合| 亚洲国产日韩a在线播放性色| 一区二区三区在线播放| 国产亚洲精品aa午夜观看| 久久这里只有精品视频网| www.日本不卡| 不卡一区二区在线| 91精品啪在线观看国产60岁| 日本一区二区三区四区在线视频| 伊人婷婷欧美激情| 欧美巨大另类极品videosbest | 成人免费视频视频| 欧美日韩精品二区第二页| 一区二区三区视频在线观看 | 国产精品视频在线看| 亚洲欧美日韩一区二区三区在线观看| 九九在线精品视频| 91视频国产观看| 国产精品理论片| 99精品视频一区二区| 2021国产精品久久精品| 日韩一区精品视频| 欧美色精品在线视频| 亚洲小说春色综合另类电影| 91福利在线看| 亚洲成人免费在线观看| 国产一区二区精品在线观看| 欧洲色大大久久| 国产精品中文字幕日韩精品| 欧美午夜精品一区二区三区| 亚洲国产精品成人久久综合一区| 日韩在线一区二区| 久久国产精品99久久久久久老狼 | 一区二区三区日韩欧美| 国产日本欧美一区二区| 免费的国产精品| 欧美成人精品3d动漫h| 国产精品一卡二| 亚洲另类中文字| 欧美国产精品一区二区三区| 韩国成人在线视频| 中文字幕在线不卡视频| 精品欧美一区二区在线观看| 日韩视频一区在线观看| 欧美一级爆毛片| 欧美肥大bbwbbw高潮| 91在线精品一区二区三区| 国产风韵犹存在线视精品| 蜜臀久久99精品久久久画质超高清| 国产日本一区二区| 在线观看网站黄不卡| 一个色在线综合| 日韩视频一区二区在线观看| 久久99久久精品| 亚洲精品一二三四区| 欧美亚洲丝袜传媒另类| 久久aⅴ国产欧美74aaa| 中文字幕不卡三区| 欧美午夜不卡在线观看免费| 免费xxxx性欧美18vr| 亚洲人成在线观看一区二区| 欧美精品高清视频| 日本成人超碰在线观看| 国产精品成人在线观看| 一区二区三区久久久| 精品国产成人在线影院 | 欧美精品v国产精品v日韩精品| 老色鬼精品视频在线观看播放| 视频一区视频二区中文| 国产精品久久免费看| 在线视频国内一区二区| 亚洲高清免费视频| 在线成人免费观看| 国产精品综合二区| 国产精品视频观看| 欧美日韩不卡一区| 欧美三级视频在线| 欧美午夜精品一区二区三区| 91精品国产综合久久香蕉的特点| 国产在线视频不卡二| 亚洲老妇xxxxxx| 精品黑人一区二区三区久久| 欧美日韩在线不卡| 欧美视频精品在线观看| 99热这里都是精品| 成人综合在线观看| 国产不卡视频在线观看| 成人app在线| 欧美自拍偷拍一区| 91麻豆免费观看| 欧美系列日韩一区| 56国语精品自产拍在线观看| 国产91精品久久久久久久网曝门 | 欧美色爱综合网| 久久国产日韩欧美精品| 国产欧美一区二区三区在线看蜜臀| 成人黄色网址在线观看| 午夜成人免费视频| 亚洲成人在线观看视频| 国产精品初高中害羞小美女文| 日韩欧美国产成人一区二区| 91在线精品一区二区| 韩国一区二区视频| 天天色天天爱天天射综合|