亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mac.h

?? 網絡服務器上實現操作系統和嵌入式協議棧的 結合
?? H
?? 第 1 頁 / 共 2 頁
字號:
/********************************************************************/
/*       MAC Header for KS32C50100                                  */
/*------------------------------------------------------------------*/
/*      Copyright (C) 1997 Samsung Electronics.                     */
/*------------------------------------------------------------------*/
/*                                                                  */
/*      Description : 1998-2-10 first edited for KS32C50100         */ 
/********************************************************************/
#ifndef _MAC_
#define _MAC_

#define  MAC_ADDR_SIZE         6        /* dst,src addr is 6bytes each*/ 

#define MaxRxFrameSize  	1520 // Rx Frame Max Size = 1520
#define MaxRxFrameDescriptors  	32   // Max number of Rx Frame Descriptors 
#define MaxTxFrameDescriptors  	16   // Max number of Tx Frame Descriptors
#define MaxRxFrameData         	32   // Max number of Rx Frame Data
#define MaxTxFrameData         	16   // Max number of Tx Frame Data

// TxRx Frame Descriptor 
#define	fOwnership_BDMA	0x80000000 // 0:CPU, 1:BDMA
#define	fOwnership_CPU	0x7fffffff // 0:CPU, 1:BDMA

// Tx Frame Descriptor's control bits
#define	PaddingMode		0x00
#define	NoPaddingMode		0x01
#define	NoCRCMode		0x02
#define	CRCMode			0x00
#define	MACTxIntEn		0x04
#define	LittleEndian		0x08
#define	BigEndian		0x00
#define	SourceAddrDecrement 	0x00
#define	SourceAddrIncrement 	0x10
#define	WidgetAlign00		0x00 // No Invalid bytes
#define	WidgetAlign01		0x01 // 1 Invalid byte
#define	WidgetAlign10		0x10 // 2 Invalid bytes
#define	WidgetAlign11		0x11 // 3 Invalid bytes

// Tx Frame descriptor's Status
#define	ExColl		0x0010	// Excessive Collision
#define	TxDeffer	0x0020	// Transmit deffered 
#define Paused		0x0040	// Paused : holding data transmission DMA to MAC
#define	IntTx		0x0080	// Interrupt on Transmit 
#define	Under		0x0100	// Underrun */
#define	Defer		0x0200	// Mac defers for Max_DEFERRAL:=0.32768ms 
				// for 100Mbits/s, := 3.2768ms for 10Mbits/s
#define	NCarr		0x0400	// No Carrier sense is detected during the 
				// entire transmission of a packet from SFD 
				// to CRC
#define	SQErr		0x0800	// fake collision signal didn't come from 
				// PHY for 1.6us.
#define LateColl	0x1000	// Late collision 
#define	TxPar		0x2000	// Transmit Parity Error
#define	Comp		0x4000	// MAC transmit or discards one packet
#define TxHalted	0x8000	// Transmission was halted by clearing TxEn..

// Rx Frame descriptor's Status 
#define	OvMax		0x0008	// Over Maximum Size
#define	CtlRecd		0x0020	// set if packet received is a 
				// MAC control frame.
#define	IntRx		0x0040	// Interrupt on Receive 
#define Rx10Stat	0x0080	// set if packet was received via the 
				// 10bits interface reset if packet 
				// was received via MII
#define	AlignErr	0x0100	// Alignment Error
#define	CRCErr		0x0200	// CRC error
#define	Overflow	0x0400	// MAC receive FIFO was full when it 
				// needed to store a received byte
								
#define	LongErr		0x0800	// received a frame longer than 1518bytes 
#define	RxPar		0x2000	// MAC receive FIFO has detected a parity error
#define RxGood		0x4000	// successfully received a packet with no errors
#define RxHalted	0x8000	// Transmission was halted by clearing TxEn...

// Buffered DMA Receiver Control Register 
#define	BRxBRST		0x0000F	// BDMA Rx Burst Size * BRxBRST 
				// = Burst Data Size 16
#define	BRxSTSKO	0x00020	// BDMA Rx Stop/Skip  Frame or Interrupt(=1) 
				// case of not OWNER the current Frame 
#define	BRxMAINC	0x00040	// BDMA Rx Memory Address Inc/Dec 
#define	BRxDIE		0x00080	// BDMA Rx Every Received Frame Interrupt Enable
#define	BRxNLIE		0x00100	// BDMA Rx NULL List Interrupt Enable 
#define	BRxNOIE		0x00200	// BDMA Rx Not Owner Interrupt Enable
#define	BRxMSOIE	0x00400	// BDMA Rx Maximum Size over Interrupr Enable 
#define	BRxLittle	0x00800	// BDMA Rx Big/Little Endian 
#define	BRxBig 		0x00000	// BDMA Rx Big/Little Endian
#define BRxWA01		0x01000	// BDMA Rx Word Alignment- one invalid byte 
#define BRxWA10		0x02000	// BDMA Rx Word Alignment- two invalid byte
#define BRxWA11		0x03000	// BDMA Rx Word Alignment- three invalid byte 
#define	BRxEn		0x04000	// BDMA Rx Enable
#define	BRxRS		0x08000	// BDMA Rx Reset
#define	RxEmpty		0x10000	// BDMA Rx Buffer empty interrupt 
#define	BRxEarly	0x20000	// BDMA Rx Early notify Interrupt

// Buffered DMA	Trasmit	Control Register(BDMATXCON) 
#define	BTxBRST		0x0000F	// BDMA Tx Burst Size = 16 
#define	BTxSTSKO	0x00020	// BDMA Tx Stop/Skip Frame or Interrupt in case
				// of not Owner the current frame 
#define	BTxCPIE		0x00080	// BDMA Tx Complete to send control 
				// packet Enable
#define	BTxNOIE		0x00200	// BDMA Tx Buffer Not Owner
#define	BTxEmpty	0x00400	// BDMA Tx Buffer Empty Interrupt 

// BDMA Tx buffer can be moved to the MAC Tx IO when the new frame comes in. 
#define	BTxMSL000	0x00000	// No wait to fill the BDMA 
#define	BTxMSL001	0x00800	// wait to fill 1/8 of the BDMA 
#define	BTxMSL010	0x01000	// wait to fill 2/8 of the BDMA
#define	BTxMSL011	0x01800	// wait to fill 3/8 of the BDMA
#define	BTxMSL100	0x02000	// wait to fill 4/8 of the BDMA
#define	BTxMSL101	0x02800	// wait to fill 5/8 of the BDMA
#define	BTxMSL110	0x03000	// wait to fill 6/8 of the BDMA
#define	BTxMSL111	0x03800	// wait to fill 7/8 of the BDMA
#define	BTxEn		0x04000	// BDMA Tx Enable 
#define	BTxRS		0x08000	// BDMA Rx Reset 

// BDMA Status Register 
#define	S_BRxRDF	0x00001	// BDMA Rx Done Every Received Frame 
#define	S_BRxNL		0x00002	// BDMA Rx NULL List 
#define	S_BRxNO		0x00004	// BDMA Rx Not Owner 
#define	S_BRxMSO	0x00008	// BDMA Rx Maximum Size Over 
#define	S_BRxEmpty	0x00010	// BDMA Rx Buffer Empty 
#define	S_BRxSEarly 	0x00020	// Early Notify 
#define	S_BRxFRF	0x00080 // One more frame data in BDMA receive buffer 
#define	S_BTxCCP	0x10000	// BDMA Tx Complete to send Control Packet 
#define	S_BTxNL		0x20000	// BDMA Tx Null List 
#define	S_BTxNO		0x40000	// BDMA Tx Not Owner
#define	S_BTxEmpty	0x100000// BDMA Tx Buffer Empty 

// MAC Control Register 
#define	HaltReg		0x0001	// stop transmission and reception 
				// after completion of ant current packets 
#define	HaltImm		0x0002	// Stop transmission and reception immediately 
#define	SwReset 	0x0004 	// reset all Ethernet controller state machines
				// and FIFOs 
#define	FullDup		0x0008	// allow transmission to begin while reception
				// is occurring 
#define	MACLoop		0x0010	// MAC loopback
#define	ConnM00		0x0000	// Automatic-default 
#define	ConnM01		0x0020	// Force 10Mbits endec
#define	ConnM10		0x0040	// Force MII (rate determined by MII clock 
#define	MIIOFF		0x0040	// Force MII (rate determined by MII clock 
#define	Loop10		0x0080	// Loop 10Mbps 
#define	MissRoll	0x0400	// Missed error counter rolled over 
#define	MDCOFF		0x1000	// MII Station Management Clock Off
#define	EnMissRoll	0x2000	// Interrupt when missed error counter rolls 
				// over 
#define	Link10		0x8000	// Link status 10Mbps 

// CAM control register(CAMCON) 
#define	StationAcc	0x0001	// Accept any packet with a unicast station 
				// address 
#define	GroupAcc	0x0002	// Accept any packet with multicast-group 
				// station address  
#define	BroadAcc	0x0004	// Accept any packet with a broadcast station
				// address 
#define	NegCAM		0x0008	// 0: Accept packets CAM recognizes, 
				//    reject others
				// 1: reject packets CAM recognizes, 
				//    accept others 
#define	CompEn		0x0010	// Compare Enable mode

// Transmit Control Register(MACTXCON)
#define	TxEn		0x0001	// transmit Enable 
#define TxHalt		0x0002	// Transmit Halt Request 
#define	NoPad		0x0004	// suppress Padding 
#define	NoCRC		0x0008	// Suppress CRC 
#define	FBack		0x0010	// Fast Back-off
#define	NoDef		0x0020	// Disable the defer counter
#define	SdPause		0x0040	// Send Pause
#define	MII10En		0x0080	// MII 10Mbps mode enable
#define	EnUnder		0x0100	// Enable Underrun
#define	EnDefer		0x0200	// Enable Deferral
#define	EnNCarr		0x0400	// Enable No Carrier 
#define	EnExColl	0x0800	// interrupt if 16 collision occur 
				// in the same packet 
#define EnLateColl	0x1000	// interrupt if collision occurs after 
				// 512 bit times(64 bytes times) 
#define	EnTxPar		0x2000	// interrupt if the MAC transmit FIFO 
				// has a parity error 
#define	EnComp		0x4000	// interrupt when the MAC transmits or 
				// discards one packet 

// Transmit Status Register(MACTXSTAT)
#define	ExColl		0x0010	// Excessive collision 
#define	TxDeffered	0x0020	// set if 16 collisions occur for same packet
#define	Paused		0x0040	// packet waited because of pause during 
				// transmission 
#define	IntTx		0x0080	// set if transmission of packet causes an 
				// interrupt condiftion 
#define	Under		0x0100	// MAC transmit FIFO becomes empty during 
				// transmission 
#define Defer		0x0200	// MAC defers for MAC deferral 
#define	NCarr		0x0400	// No carrier sense detected during the 
				// transmission of a packet 
#define	SQE		0x0800	// Signal Quality Error
#define	LateColl	0x1000	// a collision occures after 512 bit times 
#define	TxPar		0x2000	// MAC transmit FIFO has detected a parity error
#define	Comp		0x4000	// MAC transmit or discards one packet 
#define	TxHalted	0x8000	// Transmission was halted by clearing 
				// TxEn or Halt immedite 

// Receive Control Register (MACRXCON) 
#define	RxEn		0x0001
#define	RxHalt		0x0002
#define	LongEn		0x0004
#define	ShortEn		0x0008
#define	StripCRC	0x0010
#define	PassCtl		0x0020
#define	IgnoreCRC	0x0040
#define	EnAlign		0x0100
#define	EnCRCErr	0x0200
#define	EnOver		0x0400
#define	EnLongErr	0x0800
#define	EnRxPar		0x2000
#define	EnGood		0x4000

// Receive Status Register(MACRXSTAT)
#define MCtlRecd	0x0020
#define	MIntRx		0x0040
#define	MRx10Stat	0x0080
#define	MAllignErr	0x0100
#define	MCRCErr		0x0200
#define	MOverflow	0x0400
#define	MLongErr	0x0800
#define	MRxPar		0x2000
#define	MRxGood		0x4000
#define	MRxHalted	0x8000


// Tx/Rx common descriptor structure 

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品一区二区精华| 国产成人激情av| 亚洲大片免费看| 午夜精品久久久久久久久| 亚洲最大的成人av| 国产精品久久久久久久久动漫| 色婷婷综合久久| 人禽交欧美网站| 久久精品国产免费| 高清国产一区二区| 日本一区二区成人在线| 精品一区二区三区久久久| 国产麻豆日韩欧美久久| 国产日韩欧美激情| 91色porny蝌蚪| 天天av天天翘天天综合网| 欧美一区二区三区视频免费播放| 久久99精品久久久久久国产越南 | 中文字幕一区二区三区在线不卡 | 精品福利一二区| 精品国产一区久久| 亚洲人精品午夜| 亚洲在线视频网站| 美国欧美日韩国产在线播放| a4yy欧美一区二区三区| 欧美日韩一区三区四区| 国产色产综合色产在线视频| 亚洲伦理在线精品| 国产一区二区在线视频| 在线看一区二区| 国产精品久久免费看| 久久99精品国产麻豆婷婷洗澡| 91在线高清观看| 欧美精品一区二区三区蜜桃 | 欧美系列一区二区| 91无套直看片红桃| 欧美成人福利视频| 日韩精品成人一区二区在线| 丝袜亚洲精品中文字幕一区| 亚洲va欧美va人人爽午夜| 国产成人在线影院| 中国av一区二区三区| 精品免费视频一区二区| 色综合久久88色综合天天6| 日韩欧美三级在线| 色八戒一区二区三区| 国产传媒欧美日韩成人| 一区二区三区四区蜜桃| 久久久久久久久久久黄色| 欧美性大战久久久久久久| 成人一级片网址| 韩国一区二区三区| 日本成人中文字幕在线视频 | 日本美女视频一区二区| 亚洲欧洲综合另类在线| 欧美激情一区二区三区四区| 日韩一级二级三级精品视频| 欧美性videosxxxxx| 91小视频在线观看| 国产suv精品一区二区三区| 精品一区二区三区在线视频| 亚洲电影第三页| 亚洲欧美成人一区二区三区| 日本一区二区电影| 欧美激情综合五月色丁香| 精品国产凹凸成av人网站| 欧美一级理论性理论a| 91精品午夜视频| 欧美电影影音先锋| 91精品综合久久久久久| 欧美精品久久久久久久多人混战 | 亚洲欧洲av色图| 国产清纯白嫩初高生在线观看91| 精品国产三级a在线观看| 日韩亚洲欧美在线| 欧美tk丨vk视频| 久久一留热品黄| 精品福利一二区| 国产日产欧美一区二区视频| 久久综合色综合88| 欧美高清在线精品一区| 中文字幕精品综合| 国产精品久线观看视频| √…a在线天堂一区| 亚洲欧美国产高清| 一区二区日韩av| 午夜久久久影院| 日韩影院免费视频| 秋霞电影一区二区| 激情综合网激情| 风流少妇一区二区| 色丁香久综合在线久综合在线观看| 欧美在线视频日韩| 欧美一区二区三区色| 精品国产免费一区二区三区四区| www久久久久| 中文字幕一区日韩精品欧美| 亚洲婷婷综合色高清在线| 亚洲香肠在线观看| 久久国产精品色婷婷| 国产精品18久久久久久久网站| a在线欧美一区| 欧美性色欧美a在线播放| 悠悠色在线精品| 亚洲aaa精品| 国产露脸91国语对白| av中文字幕亚洲| 欧美乱妇23p| 久久综合99re88久久爱| 亚洲欧美日韩国产综合在线| 免费视频最近日韩| 不卡一区中文字幕| 欧美一区二区免费视频| 欧美激情资源网| 天天综合网天天综合色| 国产大片一区二区| 在线欧美日韩精品| 久久综合九色综合97婷婷| 一区二区在线看| 久久99精品国产麻豆婷婷洗澡| 91同城在线观看| 精品欧美乱码久久久久久1区2区| 国产精品久久久久久久久免费丝袜 | 99久久免费视频.com| 欧美图区在线视频| 亚洲国产成人一区二区三区| 亚洲第一福利一区| 成人黄色小视频| 欧美大片一区二区三区| 亚洲精品高清视频在线观看| 久久国产日韩欧美精品| 欧美在线观看一二区| 国产视频一区二区在线观看| 婷婷国产在线综合| 成人18视频在线播放| 欧美精品一区二区三| 首页亚洲欧美制服丝腿| aaa国产一区| 国产拍欧美日韩视频二区| 青娱乐精品视频在线| 91片黄在线观看| 国产精品免费视频观看| 精品一区二区三区在线观看| 欧美三级乱人伦电影| 国产精品久久久久影院老司| 狠狠狠色丁香婷婷综合久久五月| 欧美视频一区在线| 亚洲女子a中天字幕| 国产999精品久久| 久久免费美女视频| 六月丁香综合在线视频| 91精品欧美福利在线观看| 亚洲黄色尤物视频| 色综合网站在线| 国产精品免费人成网站| 丁香婷婷综合网| 久久网站最新地址| 国产一区91精品张津瑜| 日韩美女一区二区三区四区| 男人操女人的视频在线观看欧美| 欧美性猛片xxxx免费看久爱| 亚洲综合图片区| 欧洲人成人精品| 亚洲国产精品麻豆| 欧美日本一区二区三区| 亚洲国产精品欧美一二99| 欧美性色综合网| 亚洲午夜在线观看视频在线| 欧美探花视频资源| 性久久久久久久| 欧美一级二级三级蜜桃| 日本成人超碰在线观看| 欧美tickle裸体挠脚心vk| 国产在线视频精品一区| 中文字幕欧美三区| 波多野结衣中文字幕一区 | 91麻豆精品国产自产在线 | 国产麻豆91精品| 久久精品人人做| 成人做爰69片免费看网站| 国产免费久久精品| 91麻豆福利精品推荐| 亚洲福中文字幕伊人影院| 制服.丝袜.亚洲.另类.中文| 日本系列欧美系列| 国产亚洲短视频| av不卡在线播放| 亚洲综合在线视频| 日韩亚洲欧美中文三级| 国产成人免费在线观看不卡| 亚洲视频一区二区免费在线观看| 欧洲生活片亚洲生活在线观看| 日本中文字幕一区二区视频 | 911精品国产一区二区在线| 日韩av中文字幕一区二区三区| 精品女同一区二区| 91麻豆swag| 日本欧美加勒比视频| 久久精品欧美日韩| 91极品美女在线|