亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? qspan_pci.c

?? MIZI Research, Inc.發布的嵌入式Linux內核源碼
?? C
字號:
/* * BK Id: SCCS/s.qspan_pci.c 1.6 05/18/01 15:17:06 cort *//* * LinuxPPC arch/ppc/kernel/qspan_pci.c   Dan Malek (dmalek@jlc.net) * * QSpan Motorola bus to PCI bridge.  The config address register * is located 0x500 from the base of the bridge control/status registers. * The data register is located at 0x504. * This is a two step operation.  First, the address register is written, * then the data register is read/written as required. * I don't know what to do about interrupts (yet). */#include <linux/types.h>#include <linux/kernel.h>#include <linux/pci.h>#include <asm/mpc8xx.h>/* * When reading the configuration space, if something does not respond * the bus times out and we get a machine check interrupt.  So, the * good ol' exception tables come to mind to trap it and return some * value. * * On an error we just return a -1, since that is what the caller wants * returned if nothing is present.  I copied this from __get_user_asm, * with the only difference of returning -1 instead of EFAULT. * There is an associated hack in the machine check trap code. * * The QSPAN is also a big endian device, that is it makes the PCI * look big endian to us.  This presents a problem for the Linux PCI * functions, which assume little endian.  For example, we see the * first 32-bit word like this: *	------------------------ *	| Device ID | Vendor ID | *	------------------------ * If we read/write as a double word, that's OK.  But in our world, * when read as a word, device ID is at location 0, not location 2 as * the little endian PCI would believe.  We have to switch bits in * the PCI addresses given to us to get the data to/from the correct * byte lanes. * * The QSPAN only supports 4 bits of "slot" in the dev_fn instead of 5. * It always forces the MS bit to zero.  Therefore, dev_fn values * greater than 128 are returned as "no device found" errors. * * The QSPAN can only perform long word (32-bit) configuration cycles. * The "offset" must have the two LS bits set to zero.  Read operations * require we read the entire word and then sort out what should be * returned.  Write operations other than long word require that we * read the long word, update the proper word or byte, then write the * entire long word back. * * PCI Bridge hack.  We assume (correctly) that bus 0 is the primary * PCI bus from the QSPAN.  If we are called with a bus number other * than zero, we create a Type 1 configuration access that a downstream * PCI bridge will interpret. */#define __get_pci_config(x, addr, op)		\	__asm__ __volatile__(				\		"1:	"op" %0,0(%1)\n"		\		"	eieio\n"			\		"2:\n"					\		".section .fixup,\"ax\"\n"		\		"3:	li %0,-1\n"			\		"	b 2b\n"				\		".section __ex_table,\"a\"\n"		\		"	.align 2\n"			\		"	.long 1b,3b\n"			\		".text"					\		: "=r"(x) : "r"(addr))#define QS_CONFIG_ADDR	((volatile uint *)(PCI_CSR_ADDR + 0x500))#define QS_CONFIG_DATA	((volatile uint *)(PCI_CSR_ADDR + 0x504))#define mk_config_addr(bus, dev, offset) \	(((bus)<<16) | ((dev)<<8) | (offset & 0xfc))#define mk_config_type1(bus, dev, offset) \	mk_config_addr(bus, dev, offset) | 1;/* Initialize the QSpan device registers after power up.*/qspan_init(){	uint	*qptr;	qptr = (uint *)PCI_CSR_ADDR;	/* PCI Configuration/status.  Upper bits written to clear	 * pending interrupt or status.  Lower bits enable QSPAN as	 * PCI master, enable memory and I/O cycles, and enable PCI	 * parity error checking.	 * IMPORTANT:  The last two bits of this word enable PCI	 * master cycles into the QBus.  The QSpan is broken and can't	 * meet the timing specs of the PQ bus for this to work.  Therefore,	 * if you don't have external bus arbitration, you can't use	 * this function.	 */#ifdef EXTERNAL_PQ_ARB	qptr[1] = 0xf9000147;#else	qptr[1] = 0xf9000144;#endif	/* PCI Misc configuration.  Set PCI latency timer resolution	 * of 8 cycles, set cache size to 4 x 32.	 */	qptr[3] = 0;	/* Set up PCI Target address mapping.  Enable, Posted writes,	 * 2Gbyte space (processor memory controller determines actual size).	 */	qptr[64] = 0x8f000080;	/* Map processor 0x80000000 to PCI 0x00000000.	 * Processor address bit 1 determines I/O type access (0x80000000)	 * or memory type access (0xc0000000).	 */	qptr[65] = 0x80000000;	/* Enable error logging and clear any pending error status.	*/	qptr[80] = 0x90000000;	qptr[512] = 0x000c0003;	/* Set up Qbus slave image.	*/	qptr[960] = 0x01000000;	qptr[961] = 0x000000d1;	qptr[964] = 0x00000000;	qptr[965] = 0x000000d1;}/* Functions to support PCI bios-like features to read/write configuration * space.  If the function fails for any reason, a -1 (0xffffffff) value * must be returned. */#define DEVICE_NOT_FOUND	(-1)#define SUCCESSFUL		0int qs_pci_read_config_byte(unsigned char bus, unsigned char dev_fn,				  unsigned char offset, unsigned char *val){	uint	temp;	u_char	*cp;	if ((bus > 7) || (dev_fn > 127)) {		*val = 0xff;		return DEVICE_NOT_FOUND;	}	if (bus == 0)		*QS_CONFIG_ADDR = mk_config_addr(bus, dev_fn, offset);	else		*QS_CONFIG_ADDR = mk_config_type1(bus, dev_fn, offset);	__get_pci_config(temp, QS_CONFIG_DATA, "lwz");	offset ^= 0x03;	cp = ((u_char *)&temp) + (offset & 0x03);	*val = *cp;	return SUCCESSFUL;}int qs_pci_read_config_word(unsigned char bus, unsigned char dev_fn,				  unsigned char offset, unsigned short *val){	uint	temp;	ushort	*sp;	if ((bus > 7) || (dev_fn > 127)) {		*val = 0xffff;		return DEVICE_NOT_FOUND;	}	if (bus == 0)		*QS_CONFIG_ADDR = mk_config_addr(bus, dev_fn, offset);	else		*QS_CONFIG_ADDR = mk_config_type1(bus, dev_fn, offset);	__get_pci_config(temp, QS_CONFIG_DATA, "lwz");	offset ^= 0x02;	sp = ((ushort *)&temp) + ((offset >> 1) & 1);	*val = *sp;	return SUCCESSFUL;}int qs_pci_read_config_dword(unsigned char bus, unsigned char dev_fn,				   unsigned char offset, unsigned int *val){	if ((bus > 7) || (dev_fn > 127)) {		*val = 0xffffffff;		return DEVICE_NOT_FOUND;	}	if (bus == 0)		*QS_CONFIG_ADDR = mk_config_addr(bus, dev_fn, offset);	else		*QS_CONFIG_ADDR = mk_config_type1(bus, dev_fn, offset);	__get_pci_config(*val, QS_CONFIG_DATA, "lwz");	return SUCCESSFUL;}int qs_pci_write_config_byte(unsigned char bus, unsigned char dev_fn,				   unsigned char offset, unsigned char val){	uint	temp;	u_char	*cp;	if ((bus > 7) || (dev_fn > 127))		return DEVICE_NOT_FOUND;	qs_pci_read_config_dword(bus, dev_fn, offset, &temp);	offset ^= 0x03;	cp = ((u_char *)&temp) + (offset & 0x03);	*cp = val;	if (bus == 0)		*QS_CONFIG_ADDR = mk_config_addr(bus, dev_fn, offset);	else		*QS_CONFIG_ADDR = mk_config_type1(bus, dev_fn, offset);	*QS_CONFIG_DATA = temp;	return SUCCESSFUL;}int qs_pci_write_config_word(unsigned char bus, unsigned char dev_fn,				   unsigned char offset, unsigned short val){	uint	temp;	ushort	*sp;	if ((bus > 7) || (dev_fn > 127))		return DEVICE_NOT_FOUND;	qs_pci_read_config_dword(bus, dev_fn, offset, &temp);	offset ^= 0x02;	sp = ((ushort *)&temp) + ((offset >> 1) & 1);	*sp = val;	if (bus == 0)		*QS_CONFIG_ADDR = mk_config_addr(bus, dev_fn, offset);	else		*QS_CONFIG_ADDR = mk_config_type1(bus, dev_fn, offset);	*QS_CONFIG_DATA = temp;	return SUCCESSFUL;}int qs_pci_write_config_dword(unsigned char bus, unsigned char dev_fn,				    unsigned char offset, unsigned int val){	if ((bus > 7) || (dev_fn > 127))		return DEVICE_NOT_FOUND;	if (bus == 0)		*QS_CONFIG_ADDR = mk_config_addr(bus, dev_fn, offset);	else		*QS_CONFIG_ADDR = mk_config_type1(bus, dev_fn, offset);	*(unsigned int *)QS_CONFIG_DATA = val;	return SUCCESSFUL;}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久精品亚洲精品国产欧美| 国产v综合v亚洲欧| 色综合中文字幕国产| 99久久精品国产导航| 国产欧美视频一区二区三区| 免费国产亚洲视频| 91精品国产综合久久精品app | 日本中文字幕一区二区视频 | 视频一区在线播放| 一本色道久久综合狠狠躁的推荐 | 欧美日韩国产中文| 亚洲资源中文字幕| 欧美久久婷婷综合色| 日本美女视频一区二区| 精品三级在线看| 成人午夜在线播放| 一区二区三区美女视频| 制服丝袜在线91| 国内精品嫩模私拍在线| 中国av一区二区三区| 色婷婷精品久久二区二区蜜臀av| 午夜电影网亚洲视频| 精品国产一区二区在线观看| 成人福利视频网站| 天堂va蜜桃一区二区三区漫画版 | 91性感美女视频| 亚洲成人福利片| 2欧美一区二区三区在线观看视频| 岛国精品在线观看| 亚洲国产精品一区二区www在线| 91精品国产综合久久久久久| 成人午夜电影小说| 亚洲成a天堂v人片| 中文一区二区完整视频在线观看| 91在线丨porny丨国产| 日本不卡不码高清免费观看| 国产欧美视频一区二区三区| 欧美日韩免费一区二区三区视频| 国产一区二区精品久久99| 亚洲男人天堂一区| 久久综合九色综合久久久精品综合| gogogo免费视频观看亚洲一| 日本不卡123| 亚洲美女一区二区三区| 精品国偷自产国产一区| 日本乱人伦aⅴ精品| 国产中文一区二区三区| 午夜精品福利在线| ●精品国产综合乱码久久久久| 91精品国产乱| 一本大道久久a久久精品综合| 国产一区二区三区在线观看免费 | 久久精子c满五个校花| 欧美日韩国产免费一区二区 | 亚洲精选免费视频| 久久综合成人精品亚洲另类欧美| 欧美视频在线观看一区| 成人午夜电影网站| 国产福利一区在线| 精品一区二区在线免费观看| 午夜电影一区二区| 亚洲一区日韩精品中文字幕| 中文字幕一区二区三区四区| 精品国产百合女同互慰| 欧美精品高清视频| 欧美视频在线观看一区| 色老综合老女人久久久| av影院午夜一区| 成人av在线播放网站| 国产精品一卡二卡| 精品在线视频一区| 轻轻草成人在线| 日本成人在线视频网站| 午夜免费欧美电影| 手机精品视频在线观看| 天天做天天摸天天爽国产一区| 亚洲欧美激情小说另类| 亚洲三级视频在线观看| 国产精品成人一区二区三区夜夜夜| 久久久精品2019中文字幕之3| 日韩一区二区三区视频| 欧美高清激情brazzers| 7777精品伊人久久久大香线蕉经典版下载 | 欧美高清视频www夜色资源网| 欧美午夜不卡在线观看免费| 色婷婷激情综合| 在线一区二区视频| 欧美美女喷水视频| 日韩午夜电影av| 欧美mv日韩mv| 国产女主播一区| 一区视频在线播放| 曰韩精品一区二区| 亚洲成人激情社区| 蜜臀a∨国产成人精品| 精品一区二区在线免费观看| 国产99一区视频免费| 99视频一区二区三区| 欧美视频中文字幕| 日韩免费成人网| 国产精品素人视频| 亚洲一级不卡视频| 奇米精品一区二区三区在线观看一| 久久精品国产99国产精品| 国产99久久久久| 欧洲亚洲国产日韩| 日韩欧美亚洲国产另类| 国产清纯白嫩初高生在线观看91 | 日韩一区二区在线免费观看| 久久久久久久网| 亚洲色图制服诱惑 | 99久久99久久久精品齐齐| 一本大道av一区二区在线播放| 6080午夜不卡| 久久久久久久综合色一本| 亚洲婷婷综合色高清在线| 日本视频免费一区| 国产 日韩 欧美大片| 欧美视频中文字幕| 国产亚洲污的网站| 亚洲.国产.中文慕字在线| 国产高清一区日本| 欧美丰满一区二区免费视频| 中文字幕精品在线不卡| 日韩精品国产欧美| 99久久久免费精品国产一区二区| 欧美日韩国产在线观看| 中文在线一区二区| 日韩国产精品久久| a在线播放不卡| 欧美一区二区三区公司| 综合av第一页| 九九热在线视频观看这里只有精品| 91年精品国产| 久久精品综合网| 奇米影视一区二区三区小说| 日本乱码高清不卡字幕| 国产欧美精品一区| 美女脱光内衣内裤视频久久网站| 一本一道波多野结衣一区二区 | 国产精品美女一区二区三区| 日产国产高清一区二区三区 | 国产一区二区三区国产| 欧美午夜精品久久久| 日韩美女啊v在线免费观看| 久久国产日韩欧美精品| 欧美性大战久久| 综合欧美亚洲日本| 国产91丝袜在线播放九色| 91麻豆精品91久久久久同性| 亚洲男人的天堂在线观看| 国产精品18久久久久久久久 | 国产精品久久久久久亚洲毛片 | 国产成人精品综合在线观看| 日韩欧美亚洲国产精品字幕久久久| 亚洲国产视频一区二区| 91社区在线播放| 国产精品蜜臀在线观看| 国产福利视频一区二区三区| 精品国产露脸精彩对白| 毛片av一区二区三区| 欧美丝袜第三区| 亚洲资源中文字幕| 欧美系列日韩一区| 亚洲高清一区二区三区| 欧美日韩一区中文字幕| 亚洲第一综合色| 欧美亚洲愉拍一区二区| 亚洲成av人片在线观看无码| 欧美日韩国产小视频| 三级成人在线视频| 在线播放欧美女士性生活| 日韩和欧美的一区| 欧美一区二区三区免费观看视频| 日韩电影一区二区三区| 日韩一本二本av| 麻豆精品视频在线观看视频| 2欧美一区二区三区在线观看视频| 精品在线一区二区三区| 国产日韩欧美高清| av中文字幕一区| 亚洲一二三级电影| 91精品免费在线| 久久精品国产精品青草| 欧美—级在线免费片| 99久久精品费精品国产一区二区| 亚洲欧美日韩国产综合| 欧美性一区二区| 日本不卡一区二区三区高清视频| 91精品国产综合久久蜜臀| 激情另类小说区图片区视频区| 精品久久久久久久一区二区蜜臀| 国产一区美女在线| 中文字幕精品一区二区精品绿巨人| 国产福利一区二区三区视频| 国产精品理论在线观看| 在线观看三级视频欧美| 蜜桃av一区二区三区电影| 久久精品欧美一区二区三区不卡| 成人av在线资源网站|