亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? initboot.c

?? AT91RM9200-Boot AT91rm9200 啟動源程序boot.bin
?? C
字號:
/*---------------------------------------------------------------------------- *//*         ATMEL Microcontroller Software Support  -  ROUSSET  - 		*//*----------------------------------------------------------------------------	*//* The software is delivered "AS IS" without warranty or condition of any	*//* kind, either express, implied or statutory. This includes without		*//* limitation any warranty or condition with respect to merchantability or	*//* fitness for any particular purpose, or against the infringements of		*//* intellectual property rights of others.					*//*----------------------------------------------------------------------------	*//* File Name           : init.c							*//* Object              : Low level initialisations written in C			*//* Creation            : FB   23/10/2002					*//*										*//*----------------------------------------------------------------------------*/#include "AT91RM9200.h"/* //////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////// */#define	FALSE			0#define	TRUE			1#define	DELAY_PLL		100#define DELAY_MAIN_FREQ		100#define INPUT_FREQ_MIN		900000#define INPUT_FREQ_MAX		32000000#define MASTER_CLOCK 		59904000// #define MASTER_CLOCK 	45000000#define QUARTZ_18432		1#if QUARTZ_18432#define	PLLAR       0x20263E04	/* 180 MHz for PLLA */#define	PLLBR 	    0x10483E0E	/* 48,054857 MHz (divider by 2 for USB) */#else /* 4.608MHZ */#define	PLLAR 	    0x20263E01	/* 179,712000 MHz for PCK  for 4.608 */#define	PLLBR 	    0x10673E05	/* 48,054857 MHz (divider by 2 for USB) */#endif#define	MCKR 	0x0000202	/* PLLA=180 , == CPU = 180MHZ, MASTER_CLOCK = 60MHZ *///#define	MCKR  	0x0000302	/* PLLA=180 , == CPU = 180MHZ, MASTER_CLOCK = 45MHZ */#define BASE_EBI_CS0_ADDRESS	0x10000000	/* base address to access memory on CS0 */#define BASE_EBI_CS1_ADDRESS	0x20000000	/* base address to access memory on CS1 */#define OUTPUT_FREQ_MIN		80000000#define OUTPUT_FREQ_MAX		240000000#define C1_IDC		(1<<2)	/* icache and/or dcache off/on *//* //////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////*//*----------------------------------------------------------------------------	*//* \fn    AT91F_WaitForMainClockFrequency					*//* \brief This function performs very low level HW initialization		*//*----------------------------------------------------------------------------*/unsigned char AT91F_WaitForMainClockFrequency(){	volatile char	tmp	= 0;/*----------------------------------------------------------------------------	*//* Step 2.									*//* Checking the Main Oscillator Frequency (Optional)				*//*----------------------------------------------------------------------------	*/		/* Determine the main clock frequency */	while(!(AT91C_BASE_CKGR->CKGR_MCFR & AT91C_CKGR_MAINRDY) && (tmp++ < DELAY_MAIN_FREQ));	if (tmp >= DELAY_MAIN_FREQ)		return FALSE;	return TRUE;}/*----------------------------------------------------------------------------*//* \fn    AT91F_CheckPLL_FrequencyRange					      *//* \brief This function performs very low level HW initialiszation	      *//*----------------------------------------------------------------------------*/unsigned char AT91F_CheckPLL_FrequencyRange(unsigned int MainClock,unsigned int pllDivider , unsigned int pllMultiplier){	if(pllDivider == 0)		return FALSE;	/* Check Input Frequency */	if( ((MainClock/pllDivider) < INPUT_FREQ_MIN)	 || ((MainClock/pllDivider) > INPUT_FREQ_MAX) )		return FALSE;	/* Check Output Frequency */	if( ((MainClock/pllDivider*pllMultiplier) < OUTPUT_FREQ_MIN)	 || ((MainClock/pllDivider*pllMultiplier) > OUTPUT_FREQ_MAX) )		return FALSE;	return TRUE;}/*----------------------------------------------------------------------------*//* \fn    AT91F_InitClocks						      *//* \brief This function performs very low level HW initialization	      *//*----------------------------------------------------------------------------*/unsigned char AT91F_InitClocks(int PLLAR_Register,int PLLBR_Register ,int MCKR_Register){	volatile char 	tmp = 0;	unsigned int	MainClock;	unsigned int 	pllDivider,pllMultiplier;/*----------------------------------------------------------------------------	*//* Optionnal									*//*----------------------------------------------------------------------------	*/	/* Check if Input & Output Frequencies are in the correct range */	/* Get Main Clock */	MainClock 	= (((AT91C_BASE_CKGR->CKGR_MCFR) & AT91C_CKGR_MAINF) * 32768) >> 4;	pllDivider    	= (PLLAR_Register  & AT91C_CKGR_DIVA);	pllMultiplier 	= ((PLLAR_Register  & AT91C_CKGR_MULA) >> 16) + 1;	if(AT91F_CheckPLL_FrequencyRange(MainClock, pllDivider , pllMultiplier) == FALSE)		return FALSE;	pllDivider    	= (PLLBR_Register  & AT91C_CKGR_DIVB);	pllMultiplier 	= ((PLLBR_Register  & AT91C_CKGR_MULB) >> 16) + 1;	if(AT91F_CheckPLL_FrequencyRange(MainClock, pllDivider , pllMultiplier) == FALSE)		return FALSE;/*----------------------------------------------------------------------------	*//* Step 3.									*//* Setting PLLA and Divider A							*//*----------------------------------------------------------------------------	*/	AT91C_BASE_CKGR->CKGR_PLLAR = PLLAR_Register;	/* Wait for PLLA stabilization LOCKA bit in PMC_SR */	tmp = 0;	while( !(AT91C_BASE_PMC->PMC_SR & AT91C_PMC_LOCKA) && (tmp++ < DELAY_PLL) ) ;/*----------------------------------------------------------------------------	*//* Step 4.									*//* Setting PLLB and Divider B							*//*----------------------------------------------------------------------------	*/	AT91C_BASE_CKGR->CKGR_PLLBR = PLLBR_Register;	/* Wait for PLLB stabilization LOCKB bit in PMC_SR */	tmp = 0;	while( !(AT91C_BASE_PMC->PMC_SR & AT91C_PMC_LOCKB) && (tmp++ < DELAY_PLL) ) ;/*----------------------------------------------------------------------------	*//* Step 5.									*//* Selection of Master Clock MCK (and Processor Clock PCK)			*//*----------------------------------------------------------------------------	*/	/* Constraints of the Master Clock selection sequence */	/* Write in the MCKR dirty value concerning the clock selection CSS then overwrite it in a second sequence */	AT91C_BASE_PMC->PMC_MCKR = AT91C_PMC_CSS_SLOW_CLK;	/* Wait until the master clock is established */	tmp = 0;	while( !(AT91C_BASE_PMC->PMC_SR & AT91C_PMC_MCKRDY) && (tmp++ < DELAY_MAIN_FREQ) );	/* Second sequence */	AT91C_BASE_PMC->PMC_MCKR = MCKR_Register;	/* Wait until the master clock is established */	tmp = 0;	while( !(AT91C_BASE_PMC->PMC_SR & AT91C_PMC_MCKRDY) && (tmp++ < DELAY_MAIN_FREQ) );	return TRUE;}void AT91F_InitSDRAM(){	volatile int *pRegister;	AT91PS_PIO pPio = AT91C_BASE_PIOC;		/* Configure PIOC as peripheral (D16/D31) */	pPio->PIO_ASR = 0xFFFF0000;	pPio->PIO_BSR = 0x0;	pPio->PIO_PDR = 0xFFFF0000;		/* Setup MEMC to support all connected memories (CS0 = FLASH; CS1=SDRAM) */	pRegister = (int *)0xFFFFFF60;	*pRegister = 0x02; 		/* Init SDRAM */	pRegister = (int *)0xFFFFFF98;	*pRegister = 0x2188c155; 	pRegister = (int *)0xFFFFFF90;	*pRegister = 0x2; 	pRegister = (int *)0x20000000;	*pRegister = 0; 	pRegister = (int *)0xFFFFFF90;	*pRegister = 0x4; 	pRegister = (int *)0x20000000;	*pRegister = 0; 	*pRegister = 0; 	*pRegister = 0; 	*pRegister = 0; 	*pRegister = 0; 	*pRegister = 0; 	*pRegister = 0; 	*pRegister = 0; 	pRegister = (int *)0xFFFFFF90;	*pRegister = 0x3; 	pRegister = (int *)0x20000080;	*pRegister = 0; 	pRegister = (int *)0xFFFFFF94;	*pRegister = 0x2e0; 	pRegister = (int *)0x20000000;	*pRegister = 0; 	pRegister = (int *)0xFFFFFF90;	*pRegister = 0x00; 	pRegister = (int *)0x20000000;	*pRegister = 0; }/*----------------------------------------------------------------------------*//* \fn    AT91F_Read_p15_c1							*//* \brief This function reads co-processor 15, register 1 (control register)	*//*----------------------------------------------------------------------------*/unsigned int AT91F_Read_p15_c1(void){    unsigned int value;    __asm__ __volatile__(	"mrc     p15, 0, %0, c1, c0, 0   @ read control reg\n"	: "=r" (value)	:	: "memory");     return value;}/*----------------------------------------------------------------------------*//* \fn    AT91F_Write_p15_c1							*//* \brief This function writes to co-processor 15, register 1 (control register) *//*----------------------------------------------------------------------------*/void AT91F_Write_p15_c1(unsigned int value){    __asm__ __volatile__(        "mcr     p15, 0, %0, c1, c0, 0   @ write it back\n"	: "=r" (value)	:	: "memory");    AT91F_Read_p15_c1();}/*----------------------------------------------------------------------------*//* \fn    AT91F_Enable_ICache							*//* \brief This function enables Instruction Cache				*//*----------------------------------------------------------------------------*/void AT91F_Enable_ICache(void){    unsigned int i, reg;        reg = AT91F_Read_p15_c1();    for (i=0; i<100; i++);    AT91F_Write_p15_c1(reg | C1_IDC);}/*----------------------------------------------------------------------------*//* \fn    AT91F_InitFlash							*//* \brief This function performs very low level HW initialization		*//*----------------------------------------------------------------------------*/void AT91F_InitFlash(){#if 0	AT91C_BASE_MC->MC_PUIA[0] = AT91C_MC_PROT_PNAUNA;	AT91C_BASE_MC->MC_PUP = 0;	AT91C_BASE_MC->MC_PUER = 0;	/* Memory controller protection unit disable */	AT91C_BASE_MC->MC_ASR = 0;  /* read only! */	AT91C_BASE_MC->MC_AASR = 0; /* read only! */	/* Setup MEMC to support CS0=Flash */	AT91C_BASE_EBI->EBI_CSA |= AT91C_EBI_CS0A_SMC;	AT91C_BASE_EBI->EBI_CFGR = (AT91C_EBI_DBPUC & 0x00) | (AT91C_EBI_EBSEN & 0x00);#endif		/* Setup Flash */	AT91C_BASE_SMC2->SMC2_CSR[0] = (AT91C_SMC2_NWS & 0x4) | AT91C_SMC2_WSEN									| (AT91C_SMC2_TDF & 0x200) | AT91C_SMC2_BAT | AT91C_SMC2_DBW_16;}/*----------------------------------------------------------------------------	*//* \fn    AT91F_DBGU_Printk							*//* \brief This function is used to send a string through the DBGU channel (Very low level debugging) *//*----------------------------------------------------------------------------*/void AT91F_DBGU_Printk(	char *buffer) /* \arg pointer to a string ending by \0 */{	while(*buffer != '\0') {		while (!(((AT91PS_USART)AT91C_BASE_DBGU)->US_CSR & AT91C_US_TXRDY));		((AT91PS_USART)AT91C_BASE_DBGU)->US_THR = (*buffer++ & 0x1FF);	}}/*----------------------------------------------------------------------------	*//* \fn    AT91F_LowLevelInit							*//* \brief This function performs very low level HW initialization		*//*----------------------------------------------------------------------------*/void AT91F_LowLevelInit(){	AT91PS_USART 	pUSART = (AT91PS_USART)AT91C_BASE_DBGU;	AT91PS_PDC	pPdc;	unsigned char 	status;/*----------------------------------------------------------------------------	*//* Step 2.									*//* Checking the Main Oscillator Frequency (Optional)				*//*----------------------------------------------------------------------------	*/	status = AT91F_WaitForMainClockFrequency();/*----------------------------------------------------------------------------	*//* Step 3. to 5.								*//*----------------------------------------------------------------------------	*/	AT91F_InitFlash();	status = AT91F_InitClocks(PLLAR,PLLBR, MCKR);/*----------------------------------------------------------------------------	*//* SDRAM & Flash AT49BV1614 Initialisations					*//*----------------------------------------------------------------------------	*/	AT91F_InitSDRAM();		/*----------------------------------------------------------------------------	*//* Test PMC Initialization.							*//*----------------------------------------------------------------------------	*/	/* Open PIO for DBGU */	AT91C_BASE_PIOA->PIO_ASR = AT91C_PA31_DTXD | AT91C_PA30_DRXD;	AT91C_BASE_PIOA->PIO_BSR = 0x0;	AT91C_BASE_PIOA->PIO_PDR = AT91C_PA31_DTXD | AT91C_PA30_DRXD;	/******************/	/* Configure DBGU */	/******************/		/* Disable interrupts */	pUSART->US_IDR = (unsigned int) -1;		/* Reset receiver and transmitter */	pUSART->US_CR = AT91C_US_RSTRX | AT91C_US_RSTTX | AT91C_US_RXDIS | AT91C_US_TXDIS;		/* Define the baudrate divisor register */	pUSART->US_BRGR = MASTER_CLOCK/(115200*16); /* 33 For 60 MHz and 24 for 45 MHz */		/* Write the timeguard register */	pUSART->US_TTGR = 0;		/* Clear Transmit and Receive counters */	pPdc = (AT91PS_PDC) &pUSART->US_RPR;		pPdc->PDC_PTCR = AT91C_PDC_RXTDIS | AT91C_PDC_TXTDIS;	pPdc->PDC_TNPR = 0;	pPdc->PDC_TNCR = 0;	pPdc->PDC_RNPR = 0;	pPdc->PDC_RNCR = 0;	pPdc->PDC_TPR = 0;	pPdc->PDC_TCR = 0;	pPdc->PDC_TPR = 0;	pPdc->PDC_TCR = 0;	pPdc->PDC_PTCR = AT91C_PDC_RXTEN | AT91C_PDC_TXTEN;	/* Enable Rx and Tx */		/* Define the USART mode */ 	pUSART->US_MR = AT91C_US_CHMODE_NORMAL | AT91C_US_PAR_NONE;		/* Enable Transmitter */	pUSART->US_CR = AT91C_US_TXEN;	/* Enable I-Cache */	AT91F_Enable_ICache();#ifdef DEBUG	AT91F_DBGU_Printk("\n\rLow Level Init performed\n\r");#endif}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
激情综合色播五月| 久久电影网电视剧免费观看| 欧美大片免费久久精品三p| 99国产一区二区三精品乱码| 国产不卡视频在线播放| 精品一区二区三区av| 狠狠狠色丁香婷婷综合激情| 国产一区二三区| 国产精品123区| 91视频在线看| 欧美综合在线视频| 欧美精品tushy高清| 日韩欧美精品在线视频| 久久影院午夜片一区| 日本一区二区电影| 亚洲欧洲美洲综合色网| 夜夜精品视频一区二区| 视频一区在线视频| 久久不见久久见免费视频7| 国产麻豆午夜三级精品| av在线一区二区| 欧美色国产精品| 日韩精品一区二区三区视频播放 | 色偷偷成人一区二区三区91| 色综合久久综合中文综合网| 欧美视频一二三区| 久久午夜羞羞影院免费观看| 国产女同性恋一区二区| 一区二区三区视频在线观看| 日本91福利区| 99在线精品观看| 91精品婷婷国产综合久久竹菊| 精品国产亚洲在线| 亚洲三级在线免费观看| 奇米综合一区二区三区精品视频| 国产黄人亚洲片| 欧美日韩国产首页| 一区二区在线观看av| 午夜精品123| 成人av电影观看| 91麻豆精品国产91久久久久久| 久久夜色精品一区| 亚洲国产日韩一级| jizzjizzjizz欧美| 日韩一区二区在线播放| 亚洲九九爱视频| 国产精品自拍一区| 欧美老人xxxx18| 国产精品伦理一区二区| 久久精品国产99国产精品| 95精品视频在线| 国产亚洲综合在线| 蜜桃视频在线一区| 精品视频999| 亚洲色图欧美在线| 懂色中文一区二区在线播放| 3751色影院一区二区三区| 亚洲欧美一区二区久久| 国产91在线|亚洲| 久久综合狠狠综合| 久99久精品视频免费观看| 欧美精品 国产精品| 洋洋av久久久久久久一区| 99国产精品久| 中文字幕一区二区三区不卡| 国产伦理精品不卡| 精品久久一二三区| 另类的小说在线视频另类成人小视频在线| 色av成人天堂桃色av| 最新久久zyz资源站| 成人综合婷婷国产精品久久| 国产丝袜欧美中文另类| 国产精品91一区二区| 久久久久久久久蜜桃| 韩国三级电影一区二区| 亚洲精品在线三区| 韩国毛片一区二区三区| 精品国内二区三区| 国产一区二区三区四区五区入口 | 精品日韩在线观看| 久久精品国产99国产精品| 精品久久久久久亚洲综合网| 久久99久久精品| 久久人人爽人人爽| 成人深夜在线观看| 一区二区三区中文字幕在线观看| 色综合久久天天| 亚洲精品久久久蜜桃| av在线综合网| 亚洲精品美腿丝袜| 欧美日韩亚洲高清一区二区| 图片区日韩欧美亚洲| 日韩欧美国产综合| 国产成人综合亚洲网站| 国产精品美女久久久久久| 91香蕉国产在线观看软件| 亚洲精品五月天| 欧美一区二区三区喷汁尤物| 一区二区三区精品在线| 717成人午夜免费福利电影| 青青青爽久久午夜综合久久午夜| 精品久久久久久久久久久久久久久久久 | 91精品国产全国免费观看 | 欧美一级日韩不卡播放免费| 蜜臀久久99精品久久久久宅男| 欧美精品一区二区三| 成人永久免费视频| 亚洲一区国产视频| 精品盗摄一区二区三区| 一本在线高清不卡dvd| 天堂在线亚洲视频| 中文字幕乱码一区二区免费| 欧美综合色免费| 国产一区 二区 三区一级| 一区二区三区日本| 欧美成人福利视频| 日本高清不卡视频| 国产福利一区二区三区视频| 一区二区三国产精华液| 久久久久久久久久久久久久久99| 色婷婷综合五月| 国产一区二区三区视频在线播放| 亚洲欧美另类在线| 久久久天堂av| 欧美一区二区三区电影| 色综合久久中文综合久久牛| 久久不见久久见免费视频1| 亚洲另类在线一区| 亚洲国产高清aⅴ视频| 欧美成人a在线| 在线精品视频小说1| 国产成人免费高清| 久久精品99久久久| 亚洲国产精品久久久久秋霞影院 | 91在线视频网址| 国产成人精品免费视频网站| 免费观看一级特黄欧美大片| 成人欧美一区二区三区| 久久伊99综合婷婷久久伊| 欧美日韩一区成人| 一本色道**综合亚洲精品蜜桃冫 | **网站欧美大片在线观看| 久久日一线二线三线suv| 91精品国产免费| 欧美久久久一区| 在线观看免费视频综合| 91麻豆免费观看| 91麻豆国产在线观看| 成人app在线| 99久久精品情趣| 91欧美激情一区二区三区成人| 成人午夜精品在线| 成人高清在线视频| 99久久精品国产导航| 成a人片国产精品| 99久久久无码国产精品| 99精品欧美一区二区三区小说| 成人免费观看男女羞羞视频| 国产91精品露脸国语对白| 国产精品18久久久久久久久| 国产精品一区二区果冻传媒| 国产传媒一区在线| 成人黄色国产精品网站大全在线免费观看 | 亚洲丝袜自拍清纯另类| 亚洲免费观看高清完整版在线观看熊| 国产精品久久二区二区| 中文字幕亚洲一区二区va在线| 亚洲欧美在线视频观看| 亚洲一区在线视频| 日本欧洲一区二区| 国产一区二区三区在线观看精品| 国产伦精品一区二区三区在线观看 | 欧美三级日本三级少妇99| 欧美精品色一区二区三区| 日韩手机在线导航| 国产午夜三级一区二区三| ...xxx性欧美| 日韩二区在线观看| 国产一区二区三区在线观看精品| av一区二区三区黑人| 欧美日韩三级视频| 精品sm在线观看| 亚洲欧美偷拍另类a∨色屁股| 亚洲国产欧美另类丝袜| 久久97超碰国产精品超碰| 成人黄色免费短视频| 欧美精品一卡二卡| 国产日产欧美精品一区二区三区| 综合欧美亚洲日本| 青青草原综合久久大伊人精品| 国产高清精品网站| 欧美视频一区二区三区在线观看| 精品久久久久久久人人人人传媒 | 欧美精品久久久久久久多人混战 | 成人综合婷婷国产精品久久免费| 97se亚洲国产综合自在线| 91精品国产综合久久婷婷香蕉| 久久精子c满五个校花| 亚洲h动漫在线| 高清视频一区二区|