亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? keyin.rpt

?? 此為用VHDL編寫的可實現(xiàn)動感圖像的點陣
?? RPT
字號:
Project Information                                       d:\display\keyin.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 09/21/2004 19:31:11

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


KEYIN


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

keyin     EPM7032SLC44-5   2        1        0      3       0           9  %

User Pins:                 2        1        0  



Project Information                                       d:\display\keyin.rpt

** PROJECT COMPILATION MESSAGES **

Warning: GLOBAL primitive on node 'clk' feeds logic -- non-global signal usage may result


Project Information                                       d:\display\keyin.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Device-Specific Information:                              d:\display\keyin.rpt
keyin

***** Logic for device 'keyin' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

              R  R                          R  
              E  E                          E  
              S  S                       r  S  
              E  E  r                    e  E  
              R  R  e                    s  R  
              V  V  s  V  G  G  G  c  G  e  V  
              E  E  e  C  N  N  N  l  N  t  E  
              D  D  t  C  D  D  D  k  D  n  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                              d:\display\keyin.rpt
keyin

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   3/16( 18%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     3/16( 18%)   3/16( 18%)   0/16(  0%)   4/36( 11%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             6/32     ( 18%)
Total logic cells used:                          3/32     (  9%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    3/32     (  9%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  2.33
Total fan-in:                                     7

Total input pins required:                       2
Total fast input logic cells required:           0
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      3
Total flipflops required:                        2
Total product terms required:                    3
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                              d:\display\keyin.rpt
keyin

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    1    0  clk
   4    (1)  (A)      INPUT               0      0   0    0    0    0    1  reset


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                              d:\display\keyin.rpt
keyin

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B     OUTPUT      t        0      0   0    1    2    0    0  resetn


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                              d:\display\keyin.rpt
keyin

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (40)    18    B       DFFE   +  t        0      0   0    1    0    1    1  resetmp1 (:4)
 (39)    19    B       DFFE   +  t        0      0   0    0    1    1    0  resetmp2 (:5)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                              d:\display\keyin.rpt
keyin

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

               Logic cells placed in LAB 'B'
        +----- LC17 resetn
        | +--- LC18 resetmp1
        | | +- LC19 resetmp2
        | | | 
        | | |   Other LABs fed by signals
        | | |   that feed LAB 'B'
LC      | | | | A B |     Logic cells that feed LAB 'B':
LC18 -> * - * | - * | <-- resetmp1
LC19 -> * - - | - * | <-- resetmp2

Pin
43   -> * - - | - * | <-- clk
4    -> - * - | - * | <-- reset


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                              d:\display\keyin.rpt
keyin

** EQUATIONS **

clk      : INPUT;
reset    : INPUT;

-- Node name is ':4' = 'resetmp1' 
-- Equation name is 'resetmp1', location is LC018, type is buried.
resetmp1 = DFFE( reset $  GND, GLOBAL(!clk),  VCC,  VCC,  VCC);

-- Node name is ':5' = 'resetmp2' 
-- Equation name is 'resetmp2', location is LC019, type is buried.
resetmp2 = DFFE( resetmp1 $  GND, GLOBAL(!clk),  VCC,  VCC,  VCC);

-- Node name is 'resetn' 
-- Equation name is 'resetn', location is LC017, type is output.
 resetn  = LCELL( _EQ001 $  GND);
  _EQ001 =  clk &  resetmp1 & !resetmp2;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                       d:\display\keyin.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,433K

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产一区二区三区| 成人国产在线观看| 成人a级免费电影| 欧美日韩亚洲另类| 中文字幕av不卡| 精品在线免费观看| 欧美一区二区大片| 亚洲综合999| av毛片久久久久**hd| 26uuu国产日韩综合| 亚洲午夜免费电影| 北岛玲一区二区三区四区| 欧美电影免费观看高清完整版在线观看 | 盗摄精品av一区二区三区| 7777精品伊人久久久大香线蕉| 日韩一区有码在线| 国产精品77777| 精品国产免费一区二区三区香蕉| 天天综合网 天天综合色| 91美女片黄在线| 中文字幕亚洲成人| 豆国产96在线|亚洲| 久久久久青草大香线综合精品| 裸体一区二区三区| 日韩一区二区免费视频| 老司机午夜精品99久久| 欧美丰满美乳xxx高潮www| 亚洲线精品一区二区三区八戒| 一本大道综合伊人精品热热| 亚洲欧洲av色图| 99精品桃花视频在线观看| 国产精品不卡视频| 99久久综合色| 亚洲天堂免费在线观看视频| youjizz国产精品| 中文字幕一区二区三区不卡| 成人国产精品视频| 亚洲理论在线观看| 欧美主播一区二区三区美女| 亚洲一区视频在线观看视频| 欧美日韩色综合| 免费观看久久久4p| 日韩久久免费av| 国产精品18久久久久| 欧美国产精品一区二区| 99re这里只有精品6| 自拍偷拍亚洲欧美日韩| eeuss鲁片一区二区三区| 日韩理论片中文av| 欧美日韩一级二级| 精品一区免费av| 国产精品免费视频网站| 成人白浆超碰人人人人| 亚洲天堂成人网| 色av成人天堂桃色av| 亚洲国产一区二区视频| 精品剧情v国产在线观看在线| 国产激情偷乱视频一区二区三区| 亚洲欧洲综合另类| 欧美情侣在线播放| 国产一区不卡在线| 亚洲欧美色综合| 91精品国产免费| 本田岬高潮一区二区三区| 天天免费综合色| 国产精品久久久久影院亚瑟| 欧美体内she精高潮| 国产精品1区2区| 视频一区中文字幕| 中文在线资源观看网站视频免费不卡| 在线视频你懂得一区| 日韩精品每日更新| 国产精品国产三级国产aⅴ入口| 555www色欧美视频| www.欧美.com| 久久99精品久久久久婷婷| 亚洲免费色视频| 久久蜜桃av一区二区天堂| 欧美日韩免费一区二区三区视频| 国产一区二区福利视频| 一区二区三区蜜桃| 国产精品丝袜黑色高跟| 日韩欧美一区中文| 欧美亚日韩国产aⅴ精品中极品| 国产一区二区视频在线| 亚洲国产一二三| 亚洲欧美成人一区二区三区| 精品国产免费一区二区三区四区| 欧美日韩国产在线播放网站| 国产91丝袜在线播放九色| 男女男精品网站| 午夜欧美一区二区三区在线播放| 国产精品短视频| 久久一二三国产| 日韩欧美一区二区久久婷婷| 欧美色国产精品| 色婷婷综合久色| 99久久久国产精品| 成人sese在线| 不卡视频在线观看| 国产91在线看| 韩国三级中文字幕hd久久精品| 日韩精品亚洲专区| 亚洲一区二区视频| 亚洲精品老司机| 亚洲天堂成人在线观看| 综合激情成人伊人| 中文欧美字幕免费| 久久先锋资源网| wwww国产精品欧美| 久久亚洲私人国产精品va媚药| 欧美一三区三区四区免费在线看| 欧美日韩亚洲丝袜制服| 欧美二区在线观看| 制服丝袜亚洲网站| 在线播放视频一区| 91精品国产欧美一区二区18| 日韩欧美高清在线| 精品国产99国产精品| 精品少妇一区二区三区日产乱码 | 国模套图日韩精品一区二区| 免费观看30秒视频久久| 久久91精品国产91久久小草| 国内成人精品2018免费看| 久久99久久精品欧美| 亚洲国产日韩精品| 九九九久久久精品| 国产在线精品视频| 国产一区二区电影| 成a人片国产精品| 99久久伊人精品| 欧美性大战久久久久久久蜜臀| 欧美人体做爰大胆视频| 6080午夜不卡| 久久久精品免费网站| 中文字幕中文字幕在线一区 | 婷婷国产在线综合| 久久超碰97中文字幕| 高清不卡一区二区在线| 欧美亚洲动漫另类| 欧美一级高清片| 国产精品短视频| 青青国产91久久久久久| 国产精品18久久久| 色妞www精品视频| 日韩视频在线你懂得| 中国色在线观看另类| 一区二区三区不卡在线观看| 美洲天堂一区二卡三卡四卡视频| 夫妻av一区二区| 欧美日韩性生活| 国产精品亲子伦对白| 亚洲国产一二三| 国v精品久久久网| 91麻豆精品国产综合久久久久久 | 欧美日本韩国一区| 欧美激情综合网| 五月综合激情网| k8久久久一区二区三区| 欧美精品 日韩| 国产精品狼人久久影院观看方式| 日韩精品亚洲专区| 91一区二区三区在线播放| 精品欧美一区二区三区精品久久 | 欧美日韩在线直播| 国产欧美日本一区二区三区| 天天亚洲美女在线视频| av资源网一区| 国产午夜精品福利| 免费成人结看片| 欧美男生操女生| 日韩美女视频一区| 国产精品996| 日韩午夜激情电影| 亚洲1区2区3区视频| 91网页版在线| 国产精品美女久久久久aⅴ | 久久精品一区二区三区不卡牛牛| 午夜电影一区二区三区| 91麻豆视频网站| 国产精品入口麻豆原神| 极品少妇xxxx精品少妇| 911精品国产一区二区在线| 亚洲精品视频在线| 成人18视频在线播放| 国产丝袜美腿一区二区三区| 精品一区二区三区免费观看| 91精品国产综合久久国产大片 | 欧美伦理电影网| 一区二区三区日韩精品视频| av亚洲产国偷v产偷v自拍| 国产欧美日韩精品在线| 国产麻豆精品在线| 2017欧美狠狠色| 国产乱对白刺激视频不卡| 精品国产一区二区三区不卡 | 26uuu精品一区二区三区四区在线| 免费成人在线观看视频| 日韩欧美亚洲国产另类| 欧美aaa在线|