亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? config.h

?? vxwork arm920 bsp開發包
?? H
字號:
/* config.h - ARM Integrator configuration header *//* Copyright 1999-2001 ARM Limited *//* Copyright 1999-2001 Wind River Systems, Inc. *//*modification history--------------------01o,15jul02,m_h  WindML support, C++ protection01n,22may02,m_h  Reduce ROM_SIZE for boards with 32 meg RAM (77901)01m,15may02,m_h  INCLUDE_SHELL, etc are for BSP validation (75760, 75904)01l,09oct01,jpd  corrected RAM_HIGH_ADRS and LOCAL_MEM_SIZE for integrator946.                 bump revision number to /501k,03oct01,jpd  added support for Integrator 946es/946es_t.01j,02may01,rec  bump revision number, fix 559 initialization problem01m,01nov01,t_m  merge in 946 updates01l,22oct01,jb  Setting MMU_BASIC as default for builds of cpus with MMU01k,15oct01,jb  New assembly macros are in h/arch/arm/arm.h01l,09oct01,jpd  corrected RAM_HIGH_ADRS and LOCAL_MEM_SIZE for integrator946.01k,03oct01,jpd  added support for Integrator 946es/946es_t.01j,02may01,rec  bump revision number, fix 559 initialization problem01i,27apr01,rec  add support for 96601h,25jan01,jmb  remove INCLUDE_MIILIB01g,15dec00,rec  change RAM_HIGH_ADRS01f,21nov00,jpd  added support for Intel Ethernet driver.01e,17feb00,jpd  added define of INCLUDE_FLASH_SIB_FOOTER; raised RAM_HIGH_ADRS.01d,07feb00,jpd  added support for ARM720T and ARM920T.01c,13jan00,pr	 add support for Integrator 740T/740T_T.01b,07dec99,pr	 add DEC and PCI support.01a,05nov99,ajb  copied from PID BSP version 01p.*//*This module contains the configuration parameters for the ARM Integrator BSP.*/#ifndef	INCconfigh#define	INCconfigh#ifdef __cplusplusextern "C" {#endif/* BSP version/revision identification, before configAll.h */#define BSP_VER_1_1     1       /* 1.2 is backwards compatible with 1.1 */#define BSP_VER_1_2     1#define BSP_VERSION	"1.2"#define BSP_REV		"/5"	/* 0 for first revision */#include "configAll.h"#if	defined(CPU_7TDMI)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator7t/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_7TDMI_T)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator7t_t/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_720T)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator720t/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_720T_T)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator720t_t/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_740T)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator740t/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_740T_T)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator740t_t/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_920T)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator920t/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_920T_T)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator920t_t/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_940T)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator940t/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_940T_T)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator940t_t/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_966ES)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator966es/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_966ES_T)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator966es_t/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_946ES)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator946es/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#elif defined(CPU_946ES_T)#  define DEFAULT_BOOT_LINE \    "fei(0,0) host:/tor2/target/config/integrator946es_t/vxWorks " \    "h=90.0.0.3 e=90.0.0.50:ffffff00 u=target tn=targetname"#else#  error CPU type not supported#endif  /* defined(CPU_7TDMI) *//* Memory configuration */#undef	LOCAL_MEM_AUTOSIZE			/* run-time memory sizing */#define USER_RESERVED_MEM	0		/* see sysMemTop() *//* * Local-to-Bus memory address constants: * the local memory address always appears at 0 locally; * it is not dual ported. */#if defined(CPU_946ES) || defined(CPU_946ES_T)#define LOCAL_MEM_LOCAL_ADRS	0x00100000	/* fixed at 1Mbyte after TCM */#define LOCAL_MEM_BUS_ADRS	0x00100000	/* fixed at 1Mbyte after TCM */#define LOCAL_MEM_SIZE		0x00700000	/* 7 Mbytes after TCM */#elif defined(CPU_966ES) || defined(CPU_966ES_T)#  define LOCAL_MEM_LOCAL_ADRS	0x08000000	/* fixed at 0x08000000 */#  define LOCAL_MEM_BUS_ADRS	0x08000000	/* fixed at 0x08000000 */#define LOCAL_MEM_SIZE		0x00800000	/* 8 Mbytes */#else#  define LOCAL_MEM_LOCAL_ADRS	0x00000000	/* fixed at zero */#  define LOCAL_MEM_BUS_ADRS	0x00000000	/* fixed at zero */#define LOCAL_MEM_SIZE		0x00800000	/* 8 Mbytes */#endif#define LOCAL_MEM_END_ADRS	(LOCAL_MEM_LOCAL_ADRS + LOCAL_MEM_SIZE)/* * Boot ROM is an image written into Flash. Part of the Flash can be * reserved for boot parameters etc. (see the Flash section below). * * The following parameters are defined here and in the Makefile. * They must be kept synchronized; effectively config.h depends on Makefile. * Any changes made here must be made in the Makefile and vice versa. * * ROM_BASE_ADRS is the base of the Flash ROM/EPROM. * ROM_TEXT_ADRS is the entry point of the VxWorks image * ROM_SIZE is the size of the part of the Flash ROM/EPROM allocated to *		the VxWorks image (block size - size of headers) * * Two other constants are used: * ROM_COPY_SIZE is the size of the part of the ROM to be copied into RAM * 		 (e.g. in uncompressed boot ROM) * ROM_SIZE_TOTAL is the size of the entire Flash ROM (used in sysPhysMemDesc) * * The values are given as literals here to make it easier to ensure * that they are the same as those in the Makefile. */#define ROM_BASE_ADRS       0x24000000     /* base of Flash/EPROM */#define ROM_TEXT_ADRS       ROM_BASE_ADRS  /* code start addr in ROM */#define ROM_SIZE            0x00100000     /* size of ROM holding VxWorks*/#define ROM_COPY_SIZE       ROM_SIZE#define ROM_SIZE_TOTAL      0x02000000	/* total size of ROM */#if defined(CPU_946ES) || defined(CPU_946ES_T)#  define RAM_LOW_ADRS		0x00101000	/* VxWorks image entry point */#  define RAM_HIGH_ADRS		0x00600000	/* RAM address for ROM boot */#elif defined(CPU_966ES) || defined(CPU_966ES_T)#  define RAM_LOW_ADRS		0x08001000	/* VxWorks image entry point */#  define RAM_HIGH_ADRS		0x08600000	/* RAM address for ROM boot */#else#  define RAM_LOW_ADRS		0x00001000	/* VxWorks image entry point */#  define RAM_HIGH_ADRS		0x00600000	/* RAM address for ROM boot */#endif/* * Count for a CPU delay loop at the beginning of romInit. There have been * reports of problems with certain boards and certain power supplies, and * adding a delay at the start of romInit appears to help with this. This * value may need tuning for different board/PSU combinations. */#define INTEGRATOR_DELAY_VALUE	0x1000/* * Flash/NVRAM memory configuration * * A block of the Flash memory (FLASH_SIZE bytes at FLASH_ADRS) is * reserved for non-volatile storage of data. * * See also integrator.h */#define INCLUDE_FLASH#ifdef INCLUDE_FLASH#define FLASH_SIZE		0x00020000	/* one 128kbyte block of Flash*/#define NV_RAM_SIZE		0x100		/* how much we use as NVRAM */#undef	NV_BOOT_OFFSET#define NV_BOOT_OFFSET		0		/* bootline at start of NVRAM */#define FLASH_NO_OVERLAY			/* do not read-modify-write all						 * of Flash */#define INCLUDE_FLASH_SIB_FOOTER		/* add a SIB footer to block */#else	/* INCLUDE_FLASH */#define NV_RAM_SIZE		NONE#endif	/* INCLUDE_FLASH *//* Serial port configuration */#define INCLUDE_SERIAL#undef	NUM_TTY#define NUM_TTY			N_SIO_CHANNELS/* * Cache/MMU configuration * * Note that when MMU is enabled, cache modes are controlled by * the MMU table entries in sysPhysMemDesc[], not the cache mode * macros defined here. */#if defined(CPU_720T)  || defined(CPU_720T_T) || \    defined(CPU_740T)  || defined(CPU_740T_T) || \    defined(CPU_920T)  || defined(CPU_920T_T) || \    defined(CPU_940T)  || defined(CPU_940T_T) || \    defined(CPU_946ES) || defined(CPU_946ES_T)/* * We use the generic architecture libraries, with caches/MMUs present. A * call to sysHwInit0() is needed from within usrInit before * cacheLibInit() is called. */#ifndef _ASMLANGUAGEIMPORT void sysHwInit0 (void);#endif#define INCLUDE_SYS_HW_INIT_0#define SYS_HW_INIT_0()         sysHwInit0 ()#endif /* defined(720T/740T/920T/940T/946ES) */#if defined(CPU_720T) || defined(CPU_720T_T) || \    defined(CPU_740T) || defined(CPU_740T_T)/* * 720T and 740T can be either write-through or copyback (defines whether * write-buffer is enabled); cache itself is write-through. */#undef  USER_I_CACHE_MODE#define USER_I_CACHE_MODE	CACHE_COPYBACK/* * 720T and 740T have a combined Instruction/Data cache, so the modes must * be identical. */#undef  USER_D_CACHE_MODE#define USER_D_CACHE_MODE	(USER_I_CACHE_MODE)#endif /* defined(720T/720T_T/740T/740T_T) */#if defined(CPU_920T)  || defined(CPU_920T_T) || \    defined(CPU_940T)  || defined(CPU_940T_T) || \    defined(CPU_946ES) || defined(CPU_946ES_T)/* * 920T/940T/946ES I-cache mode is a bit of an inappropriate concept, * but use this. * */#undef  USER_I_CACHE_MODE#define USER_I_CACHE_MODE       CACHE_WRITETHROUGH/* 920T/940T/946ES has to be this. */#undef  USER_D_CACHE_MODE#define USER_D_CACHE_MODE       CACHE_COPYBACK#endif /* defined(CPU_920T/940T/946ES) */#if defined(CPU_940T) || defined(CPU_940T_T)/* * All ARM 940T BSPs must define a variable sysCacheUncachedAdrs: a * pointer to a word that is uncached and is safe to read (i.e. has no * side effects).  This is used by the cacheLib code to perform a read * (only) to drain the write-buffer. Clearly this address must be present * within one of the regions created within sysPhysMemDesc, where it must * be marked as non-cacheable. There are many such addresses we could use * on the board, but we choose to use an address here that will be * mapped in on just about all configurations: a safe address within the * interrupt controller: the IRQ Enabled status register. This saves us * from having to define a region just for this pointer. This constant * defined here is used to initialise sysCacheUncachedAdrs in sysLib.c * and is also used by the startup code in sysALib.s and romInit.s in * draining the write-buffer. */#define SYS_CACHE_UNCACHED_ADRS               AMBA_INT_CSR_ENB#endif /* defined(CPU_940T/940T_T) */#if defined(CPU_740T)  || defined(CPU_740T_T) || \    defined(CPU_940T)  || defined(CPU_940T_T) || \    defined(CPU_946ES) || defined(CPU_946ES_T)/* * 740T/940T/946E have an MPU and not a full MMU, so only INCLUDE_MMU_MPU can be * supported, and not full page-table-style MMU. Include support for * the MPU by default (this can be overridden, if desired). */#undef	INCLUDE_MMU_FULL#undef	INCLUDE_MMU_BASIC#define INCLUDE_MMU_MPU#endif /* defined(740T/940T/946ES) */#if defined(CPU_720T) || defined(CPU_720T_T) || \    defined(CPU_920T) || defined(CPU_920T_T)/* * Include MMU BASIC and CACHE support for command line and project builds */#define	INCLUDE_MMU_BASIC#define INCLUDE_CACHE_SUPPORT#endif /* defined(720T/720T_T/920T/920T_T) *//* * Network driver configuration. * * De-select unused (default) network drivers selected in configAll.h. */#undef	INCLUDE_ENP		/* include CMC Ethernet interface*/#undef	INCLUDE_EX		/* include Excelan Ethernet interface */#undef	INCLUDE_SM_NET		/* include backplane net interface */#undef	INCLUDE_SM_SEQ_ADDR	/* shared memory network auto address setup *//* Enhanced Network Driver (END) Support */#define INCLUDE_END#ifdef	INCLUDE_END#define INCLUDE_DEC21X40END	/* include PCI-based DEC 21X4X END Ethernet */#define INCLUDE_FEI82557END	/* include PCI-based Intel END Ethernet */#undef  WDB_COMM_TYPE		/* WDB agent communication path is END */#define WDB_COMM_TYPE	WDB_COMM_END#ifdef INCLUDE_DEC21X40END#define INCLUDE_MIILIB#endif#endif  /* INCLUDE_END *//* PCI configuration */#define INCLUDE_PCI/* * Interrupt mode - interrupts can be in either preemptive or non-preemptive * mode.  For non-preemptive mode, change INT_MODE to INT_NON_PREEMPT_MODEL */#define INT_MODE	INT_PREEMPT_MODEL/* * Enable BSP-configurable interrupt priorities: order of servicing and * masking of interrupts will be determined by ambaIntLvlPriMap[] in * sysLib.c.  If AMBA_INT_PRIORITY_MAP is not defined, priority of * interrupts will be least-significant bit first. */#define	AMBA_INT_PRIORITY_MAP	/* BSP-configurable interrupt priorities *//* * miscellaneous definitions * Note: ISR_STACK_SIZE is defined here rather than in ../all/configAll.h * (as is more usual) because the stack size depends on the interrupt * structure of the BSP. */#define ISR_STACK_SIZE	0x800	/* size of ISR stack, in bytes *//* Optional timestamp support */#undef	INCLUDE_TIMESTAMP	/* define to include timestamp driver */#define INCLUDE_TIMESTAMP/* Optional TrueFFS support */#undef	INCLUDE_TFFS		/* define to include TrueFFS driver */#ifdef INCLUDE_TFFS#define INCLUDE_SHOW_ROUTINES#define INCLUDE_DOSFS#endif /* INCLUDE_TFFS */#include "integrator.h"#undef BSP_VTS#ifdef BSP_VTS/*************************************************** * Add these defines for the Validation Test Suite * ***************************************************/#define INCLUDE_SHELL#define INCLUDE_RLOGIN#define INCLUDE_SHOW_ROUTINES#define INCLUDE_NET_SYM_TBL#define INCLUDE_LOADER#define INCLUDE_PING#define INCLUDE_NET_SHOW#endif /*BSP_VTS*/#undef INCLUDE_WINDML          /* define to include windML support */#ifdef __cplusplus}#endif#endif  /* INCconfigh */#if defined(PRJ_BUILD)#include "prjParams.h"#endif

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91国偷自产一区二区三区观看| 99v久久综合狠狠综合久久| 白白色亚洲国产精品| 欧美一区二区三级| 综合电影一区二区三区| 九色porny丨国产精品| 色综合久久综合网97色综合| 精品1区2区在线观看| 五月婷婷综合网| 色婷婷一区二区| 亚洲国产成人午夜在线一区| 另类小说综合欧美亚洲| 在线视频一区二区三区| 国产精品热久久久久夜色精品三区| 全国精品久久少妇| 欧美天堂亚洲电影院在线播放| 国产精品久久久久影院亚瑟| 激情五月播播久久久精品| 欧美理论片在线| 亚洲综合另类小说| 91老师国产黑色丝袜在线| 中文字幕欧美三区| 国产呦萝稀缺另类资源| 欧美一卡二卡在线| 无码av中文一区二区三区桃花岛| 91蝌蚪porny| 亚洲欧美怡红院| 成人一区二区视频| 国产三区在线成人av| 韩国一区二区三区| 欧美成人精品福利| 蜜臀av性久久久久av蜜臀妖精| 欧美日韩国产成人在线免费| 亚洲愉拍自拍另类高清精品| 一本大道久久a久久综合婷婷| 中文字幕一区免费在线观看| 粉嫩在线一区二区三区视频| 欧美国产乱子伦| 国产99久久久精品| 中文字幕一区二区视频| 91丨porny丨首页| 亚洲免费观看视频| 在线观看一区日韩| 亚洲国产欧美日韩另类综合| 欧美三级韩国三级日本一级| 夜夜操天天操亚洲| 欧美性三三影院| 亚洲成人激情社区| 欧美精品视频www在线观看| 午夜精品久久久久久| 91精品在线免费观看| 日本午夜一本久久久综合| 欧美变态口味重另类| 激情欧美一区二区三区在线观看| 久久久五月婷婷| 国产91清纯白嫩初高中在线观看 | 91性感美女视频| 亚洲欧美日本在线| 欧美日韩一级大片网址| 日韩精品一二三| 精品国产伦一区二区三区免费| 国产一区二区三区精品欧美日韩一区二区三区| 久久亚区不卡日本| 成人综合日日夜夜| 亚洲精品日韩专区silk| 欧美人与禽zozo性伦| 久久99精品久久久久| 国产农村妇女毛片精品久久麻豆| jiyouzz国产精品久久| 一区二区三区日韩欧美精品| 欧美另类久久久品| 韩国视频一区二区| 亚洲色图制服诱惑| 欧美日韩成人一区二区| 国产在线精品不卡| 中文字幕视频一区| 欧美日本精品一区二区三区| 激情综合亚洲精品| 亚洲同性gay激情无套| 欧美日韩亚洲另类| 激情综合色丁香一区二区| 国产精品麻豆欧美日韩ww| 在线看国产一区二区| 激情文学综合插| 亚洲免费视频中文字幕| 欧美哺乳videos| 色婷婷久久久久swag精品| 日本一区中文字幕| 亚洲国产高清不卡| 欧美午夜宅男影院| 国产精品一区二区三区网站| 亚洲黄色性网站| 久久久久亚洲蜜桃| 欧美亚洲日本国产| 国产精品原创巨作av| 亚洲高清不卡在线| wwww国产精品欧美| 欧洲av在线精品| 懂色av一区二区三区蜜臀| 天堂影院一区二区| 亚洲国产精品99久久久久久久久 | 在线视频你懂得一区二区三区| 久久国产精品第一页| 亚洲欧美日韩在线不卡| 欧美xxxx老人做受| 在线观看不卡视频| 懂色中文一区二区在线播放| 日本va欧美va瓶| 亚洲欧美激情视频在线观看一区二区三区 | 青青草原综合久久大伊人精品优势| 国产精品网曝门| 日韩一区二区三区四区五区六区| 91原创在线视频| 国产一区二区三区四区五区美女| 亚洲一区视频在线观看视频| 国产午夜亚洲精品不卡| 91精品国产手机| 欧洲一区二区三区在线| 国产.欧美.日韩| 老司机免费视频一区二区三区| 一区二区三区在线免费播放| 国产欧美日韩精品一区| 日韩你懂的在线播放| 欧美日韩中字一区| av成人免费在线观看| 国产精品一区二区在线观看不卡| 青椒成人免费视频| 性感美女极品91精品| 一区二区三区国产精品| 1024成人网色www| 久久久精品欧美丰满| 日韩一区二区视频| 欧美日韩小视频| 日本久久电影网| 99国产精品久久久久久久久久久 | 日韩电影在线观看一区| 亚洲综合一区二区三区| 国产精品第五页| 国产精品美女久久久久高潮| 久久久久国产一区二区三区四区| 在线播放中文一区| 欧美少妇xxx| 欧美在线观看一区二区| 色呦呦国产精品| 91浏览器打开| 色婷婷av久久久久久久| 97se亚洲国产综合自在线观| 菠萝蜜视频在线观看一区| 丁香一区二区三区| 国产成人精品免费网站| 国产成人亚洲综合a∨婷婷| 国产精品18久久久久| 国产精品资源网站| 成人综合婷婷国产精品久久免费| 国产精品1区2区3区| 成人激情免费网站| 成人性色生活片| 成人av免费在线观看| av电影一区二区| 一本大道久久a久久精品综合| 色偷偷久久一区二区三区| 色婷婷综合激情| 欧美日韩国产影片| 欧美理论片在线| 欧美一级国产精品| 精品国产免费一区二区三区四区 | 精品成人一区二区三区四区| 精品国产一区二区三区久久影院 | 欧美日韩久久久| 91精品在线观看入口| 日韩精品一区二区三区在线播放| 日韩欧美久久久| 国产亚洲欧美色| 亚洲日韩欧美一区二区在线| 一区二区三区四区中文字幕| 亚洲午夜久久久久久久久久久| 五月天视频一区| 久久99热国产| 国产精品 欧美精品| 9l国产精品久久久久麻豆| 91极品美女在线| 欧美一区二区三区四区视频| 欧美成人r级一区二区三区| 国产三级三级三级精品8ⅰ区| 中文字幕一区二区三| 亚洲国产色一区| 老色鬼精品视频在线观看播放| 韩国一区二区在线观看| a亚洲天堂av| 4438亚洲最大| 久久久国产精品不卡| 亚洲免费资源在线播放| 亚洲bt欧美bt精品777| 黄色日韩三级电影| 91色porny蝌蚪| 5566中文字幕一区二区电影| 国产三级精品三级在线专区| 亚洲免费av网站| 免费的成人av| 不卡影院免费观看|