亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? rominit.s

?? vxwork arm920 bsp開發(fā)包
?? S
?? 第 1 頁 / 共 2 頁
字號:
/* romInit.s - ARM Integrator ROM initialization module *//* Copyright 1999-2001 ARM Limited *//* Copyright 1999-2001 Wind River Systems, Inc. *//*modification history--------------------01m,25jan02,m_h  sdata needs "_" for bootrom_res01l,09oct01,jpd  added clock speed setting for 946ES.01k,03oct01,jpd  tidied slightly.01j,28sep01,pr   added support for ARM946ES.01i,04jun01,rec  memory clock rate changes for 740t01h,21feb01,h_k  added support for ARM966ES and ARM966ES_T.01g,20nov00,jpd  change speeds on 920T and add conditional early		 enabling of I-cache on 920T.01f,18sep00,rec  Add delay during power up01e,23feb00,jpd  comments changes.01d,22feb00,jpd  changed copyright string.01c,20jan00,jpd  added support for ARM720T/ARM920T.01b,13jan00,pr	 added support for ARM740T.01a,30nov99,ajb  created, based on PID version 01i.*//*DESCRIPTIONThis module contains the entry code for VxWorks images that startrunning from ROM, such as 'bootrom' and 'vxWorks_rom'.  The entrypoint, romInit(), is the first code executed on power-up.  It performsthe minimal setup needed to call the generic C routine romStart() withparameter BOOT_COLD.romInit() masks interrupts in the processor and the interruptcontroller and sets the initial stack pointer (to STACK_ADRS which isdefined in configAll.h).  Other hardware and device initialisation isperformed later in the sysHwInit routine in sysLib.c.The routine sysToMonitor() jumps to a location after the beginning ofromInit, (defined by ROM_WARM_ADRS) to perform a "warm boot".  Thisentry point allows a parameter to be passed to romStart().The routines in this module don't use the "C" frame pointer %r11@ ! orestablish a stack frame.SEE ALSO:.I "ARM Architecture Reference Manual,".I "ARM 7TDMI Data Sheet,". "ARM 720T Data Sheet,".I "ARM 740T Data Sheet,".I "ARM 920T Technical Reference Manual",.I "ARM 940T Technical Reference Manual",.I "ARM 946E-S Technical Reference Manual",.I "ARM 966E-S Technical Reference Manual",.I "ARM Reference Peripherals Specification,".I "ARM Integrator/AP User Guide",.I "ARM Integrator/CM7TDMI User Guide",.I "ARM Integrator/CM720T User Guide",.I "ARM Integrator/CM740T User Guide",.I "ARM Integrator/CM920T User Guide",.I "ARM Integrator/CM940T User Guide",.I "ARM Integrator/CM946E User Guide",.I "ARM Integrator/CM9x6ES Datasheet".*/#define	_ASMLANGUAGE#include "vxWorks.h"#include "sysLib.h"#include "asm.h"#include "regs.h"	#include "config.h"#include "arch/arm/mmuArmLib.h"        .data        .globl   VAR(copyright_wind_river)        .long    VAR(copyright_wind_river)/* internals */	.globl	FUNC(romInit)		/* start of system code */	.globl	VAR(sdata)		/* start of data */        .globl  _sdata	.globl	VAR(integratorMemSize)	/* actual memory size *//* externals */	.extern	FUNC(romStart)	/* system initialization routine */_sdata:VAR_LABEL(sdata)	.asciz	"start of data"	.balign	4/* variables */	.dataVAR_LABEL(integratorMemSize)	.long	0	.text	.balign 4/********************************************************************************* romInit - entry point for VxWorks in ROM** romInit*     (*     int startType	/@ only used by 2nd entry point @/*     )* INTERNAL* sysToMonitor examines the ROM for the first instruction and the string* "Copy" in the third word so if this changes, sysToMonitor must be updated.*/_ARM_FUNCTION(romInit)_romInit:cold:	MOV	r0, #BOOT_COLD	/* fall through to warm boot entry */warm:	B	start	/* copyright notice appears at beginning of ROM (in TEXT segment) */	.ascii   "Copyright 1999-2001 ARM Limited"	.ascii   "\nCopyright 1999-2001 Wind River Systems, Inc."	.balign 4start:	/*	 * There have been reports of problems with certain boards and	 * certain power supplies not coming up after a power-on reset,	 * and adding a delay at the start of romInit appears to help	 * with this.	 */	TEQS	r0, #BOOT_COLD	MOVEQ	r1, #INTEGRATOR_DELAY_VALUE	MOVNE	r1, #1delay_loop:	SUBS	r1, r1, #1	BNE	delay_loop#if defined(CPU_720T)  || defined(CPU_720T_T) || \    defined(CPU_740T)  || defined(CPU_740T_T) || \    defined(CPU_920T)  || defined(CPU_920T_T) || \    defined(CPU_940T)  || defined(CPU_940T_T) || \    defined(CPU_946ES) || defined(CPU_946ES_T)	/*	 * Set processor and MMU to known state as follows (we may have not	 * been entered from a reset). We must do this before setting the CPU	 * mode as we must set PROG32/DATA32.	 *	 * MMU Control Register layout.	 *	 * bit	 *  0 M 0 MMU disabled	 *  1 A 0 Address alignment fault disabled, initially	 *  2 C 0 Data cache disabled	 *  3 W 0 Write Buffer disabled	 *  4 P 1 PROG32	 *  5 D 1 DATA32	 *  6 L 1 Should Be One (Late abort on earlier CPUs)	 *  7 B ? Endianness (1 => big)	 *  8 S 0 System bit to zero } Modifies MMU protections, not really	 *  9 R 1 ROM bit to one     } relevant until MMU switched on later.	 * 10 F 0 Should Be Zero	 * 11 Z 0 Should Be Zero (Branch prediction control on 810)	 * 12 I 0 Instruction cache control	 */	/* Setup MMU Control Register */	MOV	r1, #MMU_INIT_VALUE		/* Defined in mmuArmLib.h */#if defined(CPU_920T) || defined(CPU_920T_T)#if defined(INTEGRATOR_EARLY_I_CACHE_ENABLE)	ORR	r1, r1, #MMUCR_I_ENABLE		/* conditionally enable Icache*/#endif#endif	MCR	CP_MMU, 0, r1, c1, c0, 0	/* Write to MMU CR */	/*	 * If MMU was on before this, then we'd better hope it was set	 * up for flat translation or there will be problems. The next	 * 2/3 instructions will be fetched "translated" (number depends	 * on CPU).	 *	 * We would like to discard the contents of the Write-Buffer	 * altogether, but there is no facility to do this. Failing that,	 * we do not want any pending writes to happen at a later stage,	 * so drain the Write-Buffer, i.e. force any pending writes to	 * happen now.	 */#if defined(CPU_720T) || defined(CPU_720T_T) || \    defined(CPU_740T) || defined(CPU_740T_T)	MOV	r2, #INTEGRATOR_RESET_RAM_BASE	/* RAM base at reset */	SWPB	r1, r1, [r2]			/* Drain write-buffer */	/* Flush, (i.e. invalidate) all entries in the ID-cache */	MCR	CP_MMU, 0, r1, c7, c0, 0	/* Flush (inval) all ID-cache */#endif /* defined(CPU_720T,740T) */#if defined(CPU_920T)  || defined(CPU_920T_T) || \    defined(CPU_946ES) || defined(CPU_946ES_T)	MOV	r1, #0				/* data SBZ */	MCR	CP_MMU, 0, r1, c7, c10, 4	/* drain write-buffer */	/* Flush (invalidate) both I and D caches */	MCR	CP_MMU, 0, r1, c7, c7, 0	/* R1 = 0 from above, data SBZ*/#endif /* defined(CPU_920T,946ES) */#if defined(CPU_940T) || defined(CPU_940T_T)	LDR	r1, L$_sysCacheUncachedAdrs	/* R1 -> uncached area */	LDR	r1, [r1]			/* drain write-buffer */	/* Flush (invalidate) both caches */	MOV	r1, #0				/* data SBZ */	MCR	CP_MMU, 0, r1, c7, c5, 0	/* Flush (inval) all I-cache */	MCR	CP_MMU, 0, r1, c7, c6, 0	/* Flush (inval) all D-cache */#endif /* defined(CPU_940T,940T_T) */#if defined(CPU_720T) || defined(CPU_720T_T) || \    defined(CPU_920T) || defined(CPU_920T_T)        /*	 * Set Process ID Register to zero, this effectively disables	 * the process ID remapping feature.	 */	MOV	r1, #0	MCR	CP_MMU, 0, r1, c13, c0, 0#endif /* defined(CPU_720T,920T) */#endif /* defined(CPU_720T,740T,920T,940T,946ES) */	/* disable interrupts in CPU and switch to SVC32 mode */	MRS	r1, cpsr	BIC	r1, r1, #MASK_MODE	ORR	r1, r1, #MODE_SVC32 | I_BIT | F_BIT	MSR	cpsr, r1	/*	 * CPU INTERRUPTS DISABLED	 *	 * disable individual interrupts in the interrupt controller	 */	MOV	r2, #IC_BASE			/* R2->interrupt controller */	MVN	r1, #0				/* &FFFFFFFF */	STR	r1, [r2, #FIQ_DISABLE-IC_BASE]	/* disable all FIQ sources */	STR	r1, [r2, #IRQ_DISABLE-IC_BASE]	/* disable all IRQ sources */	/*	 * Jump to the normal (higher) ROM Position. After a reset, the	 * ROM is mapped into memory from* location zero upwards as well	 * as in its normal position at This code could be executing in	 * the lower position. We wish to be executing the code, still	 * in ROM, but in its normal (higher) position before we remap	 * the machine so that the ROM is no longer dual-mapped from zero	 * upwards, but so that RAM appears from 0 upwards.	 */	LDR	pc, L$_HiPosnHiPosn:#if defined(CPU_966ES) || defined(CPU_966ES_T)	/*	 * Set 966RAM emulation, makes external SSRAM look like	 * internal RAM.	 */	MOV	r2, #INTEGRATOR_HDR_BASE	LDR	r1, =0xA05F	STR	r1, [r2, #INTEGRATOR_HDR_LOCK_OFFSET]	LDR	r1, =INTEGRATOR_HDR_TCRAM_EMULATE | \                     INTEGRATOR_HDR_CLKRATIO_2 | \                     INTEGRATOR_HDR_HCLKDIV_3 | \                     INTEGRATOR_HDR_PLLBYPASS_ON	STR	r1, [r2, #INTEGRATOR_HDR_INIT_OFFSET]	MOV	r1, #0	STR	r1, [r2, #INTEGRATOR_HDR_LOCK_OFFSET]	/*	 * Enable Instruction SRAM, Data SRAM and Write buffer.	 */	LDR	r1, =ARM966_I_SRAM_ENABLE | ARM966_WBUFF_ENABLE | \                     ARM966_D_SRAM_ENABLE	MCR	CP_MMU, 0, r1, c1, c0, 0#endif	/*	 * We are now executing in the normal (higher, still in ROM)	 * position in the memory map.  Remap memory to post-reset state,	 * so that the ROM is not now dual-mapped to zero upwards, but	 * RAM is mapped from zero, instead.	 */	MOV	r1, #INTEGRATOR_HDR_REMAP	MOV	r2, #INTEGRATOR_HDR_BASE	STR	r1, [r2, #INTEGRATOR_HDR_CTRL_OFFSET]	/*	 * SSRAM is now mapped from 0 upwards.	 *	 * Setup asynchronous clocking (eg. core and memory clocks different)	 */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
最近中文字幕一区二区三区| 欧美日本国产一区| 91国偷自产一区二区开放时间 | 欧美日韩在线播放三区| 8x8x8国产精品| 2023国产精品自拍| 亚洲欧美日本在线| 免费一级片91| 成人免费高清视频在线观看| 在线精品视频免费播放| 日韩欧美一区在线| 亚洲欧洲另类国产综合| 青青草97国产精品免费观看| 成人一区二区视频| 欧美人妖巨大在线| 国产精品污网站| 天天av天天翘天天综合网色鬼国产 | 美女视频黄频大全不卡视频在线播放 | 成人av电影在线网| 欧美日韩三级一区| 中文字幕高清一区| 天天射综合影视| 本田岬高潮一区二区三区| 欧美日韩精品一区视频| 亚洲国产成人一区二区三区| 香蕉av福利精品导航| 成人网男人的天堂| 在线播放91灌醉迷j高跟美女 | 国产jizzjizz一区二区| 欧美色精品在线视频| 欧美精品一区二区三区一线天视频| 国产精品国产三级国产三级人妇 | www国产成人| 亚洲超碰97人人做人人爱| 丰满白嫩尤物一区二区| 欧美一区在线视频| 亚洲精品一二三四区| 国产一区二区电影| 91精品午夜视频| 亚洲黄网站在线观看| 国产福利精品导航| 日韩精品在线看片z| 亚洲国产欧美在线人成| 不卡av在线网| 2020日本不卡一区二区视频| 日韩影院在线观看| 色噜噜狠狠一区二区三区果冻| 久久女同精品一区二区| 日本欧美一区二区三区乱码 | 最近日韩中文字幕| 国产成人在线视频免费播放| 欧美一级午夜免费电影| 亚洲一区二区视频在线| 91啦中文在线观看| 国产精品天天摸av网| 精品午夜久久福利影院| 欧美久久久一区| 亚洲影视在线观看| 一本久道中文字幕精品亚洲嫩| 国产嫩草影院久久久久| 国产一区二区三区黄视频| 精品人在线二区三区| 日韩电影在线一区二区| 欧美日本免费一区二区三区| 亚洲自拍偷拍图区| 色94色欧美sute亚洲线路一久| 亚洲欧美在线高清| 2023国产一二三区日本精品2022| 成人永久aaa| 国产91精品欧美| wwwwxxxxx欧美| 激情伊人五月天久久综合| 日韩精品中文字幕一区| 老司机午夜精品| 亚洲精品福利视频网站| 国产精品久久久久天堂| 欧美三级日韩三级国产三级| 欧美亚洲综合色| 日韩欧美国产小视频| 国产精品情趣视频| 亚洲成人www| 国产盗摄视频一区二区三区| 欧美影片第一页| 日韩免费观看高清完整版 | 亚洲自拍偷拍网站| 久久精品国产免费| 91国产丝袜在线播放| 日韩精品中午字幕| 一区二区三区加勒比av| 国产伦精品一区二区三区视频青涩 | 成人av网址在线| 欧美电影在哪看比较好| 国产精品女上位| 日本亚洲天堂网| 日韩伦理av电影| 亚洲素人一区二区| 久久99精品久久久久久动态图| 99精品国产91久久久久久| 日韩一区二区三区四区 | 日韩中文字幕av电影| 成人一道本在线| 91精品国产一区二区三区| 日韩美女视频一区| 国产一区二区三区免费播放| 欧美日韩精品免费观看视频| 国产欧美一区二区精品仙草咪| 亚洲va欧美va人人爽午夜 | 日韩一区二区在线看片| 亚洲欧洲色图综合| 久久精品国产久精国产| 欧美视频中文字幕| 日韩一区二区三区观看| 亚洲精品国产视频| 91伊人久久大香线蕉| 最新久久zyz资源站| 欧美在线影院一区二区| 制服丝袜成人动漫| 国产成人综合自拍| 久久久久国产精品厨房| 在线综合亚洲欧美在线视频| 亚洲尤物视频在线| 在线影院国内精品| 午夜婷婷国产麻豆精品| 欧美日韩在线观看一区二区| 久久99精品国产麻豆婷婷| 7777精品伊人久久久大香线蕉的 | 国产在线播放一区二区三区| 91色|porny| 国产欧美日韩另类视频免费观看| 六月丁香综合在线视频| 欧美一级日韩免费不卡| 午夜精品久久久久影视| 欧美日韩中文国产| 亚洲国产欧美在线| 欧美性一级生活| 亚洲一区精品在线| 欧美日韩久久不卡| 日韩精品91亚洲二区在线观看| 欧美午夜精品久久久久久超碰| 成人欧美一区二区三区小说| 成人毛片老司机大片| 国产精品久久久久影院色老大| 国产成人精品免费一区二区| 国产日韩欧美综合在线| 国产传媒久久文化传媒| 国产精品久久久久久亚洲毛片 | 日韩精品五月天| 欧美一级国产精品| 狠狠色伊人亚洲综合成人| 2021国产精品久久精品| 国产成都精品91一区二区三| 欧美国产精品专区| 色一区在线观看| 亚洲高清免费一级二级三级| 欧美精品一二三四| 久久99精品国产麻豆婷婷| 国产午夜亚洲精品羞羞网站| 国产精品白丝jk黑袜喷水| 中文字幕一区在线观看| 欧美亚洲愉拍一区二区| 日本三级韩国三级欧美三级| 久久亚洲私人国产精品va媚药| 国产69精品久久久久毛片| 亚洲免费观看在线视频| 欧美日韩国产另类不卡| 老司机精品视频线观看86| 久久久国际精品| 色丁香久综合在线久综合在线观看| 亚洲成人免费av| 精品国产乱码久久久久久牛牛| 国产丶欧美丶日本不卡视频| 最新高清无码专区| 日韩三级伦理片妻子的秘密按摩| 国产精品白丝jk白祙喷水网站| 自拍偷拍亚洲激情| 欧美一区二区三区在| 成人av在线网站| 琪琪久久久久日韩精品| 国产精品五月天| 91精品国产色综合久久ai换脸| 国产成人免费高清| 午夜精品久久久久久不卡8050| www成人在线观看| 在线观看国产精品网站| 久久99精品久久久久久国产越南 | 91蝌蚪porny成人天涯| 免费观看一级特黄欧美大片| 国产精品视频你懂的| 欧美精品一二三四| av动漫一区二区| 久久99久久久久久久久久久| 亚洲精品写真福利| 精品国产自在久精品国产| 91久久一区二区| 国产一区二区三区美女| 午夜精品久久久久久久久久 | 亚洲婷婷国产精品电影人久久| 8v天堂国产在线一区二区| 91蜜桃传媒精品久久久一区二区| 久久精品久久99精品久久|