亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? pci.c

?? Universal Bootloader which support OMAP2420.
?? C
?? 第 1 頁 / 共 2 頁
字號:
/* PCI.c - PCI functions *//* Copyright - Galileo technology. */#include <common.h>#include <pci.h>#include <galileo/pci.h>static const unsigned char pci_irq_swizzle[2][PCI_MAX_DEVICES] = {#ifdef CONFIG_ZUMA_V2	{0, 0, 0, 0, 0, 0, 0, 29,[8 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 28,[8 ... PCI_MAX_DEVICES - 1] = 0}#else				/* EVB??? This is a guess */	{0, 0, 0, 0, 0, 0, 0, 27, 27,[9 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 29, 29,[9 ... PCI_MAX_DEVICES - 1] = 0}#endif};static const unsigned int pci_p2p_configuration_reg[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static const unsigned int pci_configuration_address[] = {	PCI_0CONFIGURATION_ADDRESS, PCI_1CONFIGURATION_ADDRESS};static const unsigned int pci_configuration_data[] = {	PCI_0CONFIGURATION_DATA_VIRTUAL_REGISTER,	PCI_1CONFIGURATION_DATA_VIRTUAL_REGISTER};static const unsigned int pci_error_cause_reg[] = {	PCI_0ERROR_CAUSE, PCI_1ERROR_CAUSE};static const unsigned int pci_arbiter_control[] = {	PCI_0ARBITER_CONTROL, PCI_1ARBITER_CONTROL};static const unsigned int pci_snoop_control_base_0_low[] = {	PCI_0SNOOP_CONTROL_BASE_0_LOW, PCI_1SNOOP_CONTROL_BASE_0_LOW};static const unsigned int pci_snoop_control_top_0[] = {	PCI_0SNOOP_CONTROL_TOP_0, PCI_1SNOOP_CONTROL_TOP_0};static const unsigned int pci_access_control_base_0_low[] = {	PCI_0ACCESS_CONTROL_BASE_0_LOW, PCI_1ACCESS_CONTROL_BASE_0_LOW};static const unsigned int pci_access_control_top_0[] = {	PCI_0ACCESS_CONTROL_TOP_0, PCI_1ACCESS_CONTROL_TOP_0};static const unsigned int pci_scs_bank_size[2][4] = {	{PCI_0SCS_0_BANK_SIZE, PCI_0SCS_1_BANK_SIZE,	 PCI_0SCS_2_BANK_SIZE, PCI_0SCS_3_BANK_SIZE},	{PCI_1SCS_0_BANK_SIZE, PCI_1SCS_1_BANK_SIZE,	 PCI_1SCS_2_BANK_SIZE, PCI_1SCS_3_BANK_SIZE}};static const unsigned int pci_p2p_configuration[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static unsigned int local_buses[] = { 0, 0 };/********************************************************************* pciWriteConfigReg - Write to a PCI configuration register*                    - Make sure the GT is configured as a master before writing*                      to another device on the PCI.*                    - The function takes care of Big/Little endian conversion.*** Inputs:   unsigned int regOffset: The register offset as it apears in the GT spec*                   (or any other PCI device spec)*           pciDevNum: The device number needs to be addressed.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/void pciWriteConfigReg (PCI_HOST host, unsigned int regOffset,			unsigned int pciDevNum, unsigned int data){	volatile unsigned int DataForAddrReg;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	unsigned int addr;	if (pciDevNum > 32)	/* illegal device Number */		return;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &addr);	if (addr != DataForAddrReg)		return;	GT_REG_WRITE (pci_configuration_data[host], data);}/********************************************************************* pciReadConfigReg  - Read from a PCI0 configuration register*                    - Make sure the GT is configured as a master before reading*                     from another device on the PCI.*                   - The function takes care of Big/Little endian conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec)*           pciDevNum: The device number needs to be addressed.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciReadConfigReg (PCI_HOST host, unsigned int regOffset,			       unsigned int pciDevNum){	volatile unsigned int DataForAddrReg;	unsigned int data;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	if (pciDevNum > 32)	/* illegal device Number */		return 0xffffffff;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &data);	if (data != DataForAddrReg)		return 0xffffffff;	GT_REG_READ (pci_configuration_data[host], &data);	return data;}/********************************************************************* pciOverBridgeWriteConfigReg - Write to a PCI configuration register where*                               the agent is placed on another Bus. For more*                               information read P2P in the PCI spec.** Inputs:   unsigned int regOffset - The register offset as it apears in the*           GT spec (or any other PCI device spec).*           unsigned int pciDevNum - The device number needs to be addressed.*           unsigned int busNum - On which bus does the Target agent connect*                                 to.*           unsigned int data - data to be written.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**  The configuration Address is configure as type-I (bits[1:0] = '01') due to*   PCI spec referring to P2P.**********************************************************************/void pciOverBridgeWriteConfigReg (PCI_HOST host,				  unsigned int regOffset,				  unsigned int pciDevNum,				  unsigned int busNum, unsigned int data){	unsigned int DataForReg;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT0;	} else {		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT31 | BIT0;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_WRITE (pci_configuration_data[host], data);	} else {		/* configuration Transaction over the pci. */		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_WRITE (pci_configuration_data[host], WORD_SWAP (data));	}}/********************************************************************* pciOverBridgeReadConfigReg  - Read from a PCIn configuration register where*                               the agent target locate on another PCI bus.*                             - Make sure the GT is configured as a master*                               before reading from another device on the PCI.*                             - The function takes care of Big/Little endian*                               conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec). (configuration register offset.)*           pciDevNum: The device number needs to be addressed.*           busNum: the Bus number where the agent is place.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciOverBridgeReadConfigReg (PCI_HOST host,					 unsigned int regOffset,					 unsigned int pciDevNum,					 unsigned int busNum){	unsigned int DataForReg;	unsigned int data;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT31;	} else {		/* agent on another bus */		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT0 | BIT31;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_READ (pci_configuration_data[host], &data);		return data;	} else {		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_READ (pci_configuration_data[host], &data);		return WORD_SWAP (data);	}}/********************************************************************* pciGetRegOffset - Gets the register offset for this region config.** INPUT:   Bus, Region - The bus and region we ask for its base address.* OUTPUT:   N/A* RETURNS: PCI register base address*********************************************************************/static unsigned int pciGetRegOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_0MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_0MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_0MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_0MEMORY3_LOW_DECODE_ADDRESS;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_1MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_1MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_1MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_1MEMORY3_LOW_DECODE_ADDRESS;		}	}	return PCI_0MEMORY0_LOW_DECODE_ADDRESS;}static unsigned int pciGetRemapOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_0MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_0MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_0MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_0MEMORY3_ADDRESS_REMAP;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_1MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_1MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_1MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_1MEMORY3_ADDRESS_REMAP;		}	}	return PCI_0MEMORY0_ADDRESS_REMAP;}bool pciMapSpace (PCI_HOST host, PCI_REGION region, unsigned int remapBase,		  unsigned int bankBase, unsigned int bankLength){	unsigned int low = 0xfff;	unsigned int high = 0x0;	unsigned int regOffset = pciGetRegOffset (host, region);	unsigned int remapOffset = pciGetRemapOffset (host, region);	if (bankLength != 0) {		low = (bankBase >> 20) & 0xfff;		high = ((bankBase + bankLength) >> 20) - 1;	}	GT_REG_WRITE (regOffset, low | (1 << 24));	/* no swapping */	GT_REG_WRITE (regOffset + 8, high);	if (bankLength != 0) {	/* must do AFTER writing maps */		GT_REG_WRITE (remapOffset, remapBase >> 20);	/* sorry, 32 bits only.								   dont support upper 32								   in this driver */	}	return true;}unsigned int pciGetSpaceBase (PCI_HOST host, PCI_REGION region){	unsigned int low;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	return (low & 0xfff) << 20;}unsigned int pciGetSpaceSize (PCI_HOST host, PCI_REGION region){	unsigned int low, high;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	GT_REG_READ (regOffset + 8, &high);	high &= 0xfff;	low &= 0xfff;	if (high <= low)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产精品久久一线不卡| 岛国一区二区在线观看| 国产一区二区中文字幕| 色婷婷av一区二区三区软件| 日韩免费性生活视频播放| 亚洲欧洲一区二区三区| 久久99精品视频| 色8久久人人97超碰香蕉987| 26uuu久久天堂性欧美| 亚洲综合色丁香婷婷六月图片| 精品一区二区三区久久久| 欧美中文字幕不卡| 国产精品久久久久久户外露出| 日韩av在线发布| 欧美亚洲精品一区| 欧美激情一区二区三区| 精品制服美女丁香| 欧美肥大bbwbbw高潮| 1000部国产精品成人观看| 国模套图日韩精品一区二区| 8x8x8国产精品| 一区二区三区国产| 99视频在线精品| 亚洲国产精品ⅴa在线观看| 韩国三级中文字幕hd久久精品| 欧美性色黄大片| 一区在线观看免费| www.亚洲激情.com| 国产欧美日韩亚州综合| 国产乱人伦精品一区二区在线观看| 制服丝袜日韩国产| 成人国产电影网| 久久人人97超碰com| 蜜臀av性久久久久蜜臀aⅴ| 欧美精选在线播放| 午夜精品福利一区二区三区av| 色88888久久久久久影院野外| 国产精品三级av在线播放| 国产精品一区二区x88av| 精品成人佐山爱一区二区| 久久99九九99精品| 久久精品欧美一区二区三区麻豆| 国产一区二区中文字幕| 久久久美女毛片| 成人免费观看视频| 亚洲欧洲日本在线| 91免费版pro下载短视频| 亚洲三级电影网站| 91福利社在线观看| 婷婷久久综合九色综合绿巨人| 欧美精品 国产精品| 日韩激情一二三区| 精品捆绑美女sm三区| 成人午夜av影视| 亚洲免费av网站| 91麻豆精品国产91久久久久 | 亚洲成人av一区二区三区| 欧美综合一区二区| 日本视频一区二区| 精品va天堂亚洲国产| 成人一区二区三区视频在线观看| 国产精品福利一区| 欧美精品成人一区二区三区四区| 精品亚洲porn| 亚洲欧美激情一区二区| 欧美视频完全免费看| 国产做a爰片久久毛片| ●精品国产综合乱码久久久久 | 精品视频在线看| 欧洲av在线精品| 精品一区二区三区不卡| 国产精品国产三级国产aⅴ入口| 欧美日韩在线一区二区| 国产自产v一区二区三区c| 日韩理论片在线| 日韩三级精品电影久久久| 99久久精品国产精品久久| 日韩高清不卡一区二区三区| 国产精品午夜春色av| 欧美日韩国产a| 成人国产一区二区三区精品| 日本视频在线一区| 亚洲色图色小说| 欧美精品一区二区三区在线播放| 色哟哟国产精品免费观看| 韩国女主播成人在线| 亚洲高清视频中文字幕| 中文字幕高清一区| 日韩丝袜情趣美女图片| 91国偷自产一区二区三区观看| 国模无码大尺度一区二区三区| 亚洲综合自拍偷拍| 国产精品美日韩| 欧美成人vr18sexvr| 欧美体内she精视频| 成人一区二区三区视频在线观看 | 国产欧美久久久精品影院| 欧美人与禽zozo性伦| 国产成人精品影视| 美国一区二区三区在线播放| 一区二区三区高清不卡| 最新不卡av在线| 国产精品白丝在线| 国产午夜三级一区二区三| 日韩免费在线观看| 欧美精品视频www在线观看| 国产亚洲成年网址在线观看| 制服丝袜av成人在线看| 欧美亚洲高清一区| 91丝袜美女网| 成人小视频在线| 国产精品 欧美精品| 捆绑紧缚一区二区三区视频| 日本欧洲一区二区| 午夜av区久久| 午夜电影一区二区| 天天色图综合网| 日韩av一区二区三区四区| 偷拍亚洲欧洲综合| 亚欧色一区w666天堂| 亚洲香蕉伊在人在线观| 亚洲欧美激情在线| 亚洲影院理伦片| 亚洲精品自拍动漫在线| 日韩毛片一二三区| 亚洲精品videosex极品| 亚洲少妇中出一区| 亚洲在线视频免费观看| 一区二区三区四区av| 亚洲国产三级在线| 亚洲国产精品久久久久婷婷884| 亚洲一级二级在线| 奇米四色…亚洲| 国内一区二区视频| 9久草视频在线视频精品| 色婷婷久久一区二区三区麻豆| 欧美午夜视频网站| 亚洲激情自拍偷拍| 首页亚洲欧美制服丝腿| 麻豆91免费看| 国产精品白丝jk黑袜喷水| 91丨九色丨蝌蚪富婆spa| 欧美三级一区二区| 欧美mv日韩mv国产网站app| 国产女人18水真多18精品一级做| 日韩毛片视频在线看| 丝袜美腿亚洲综合| 国产精品亚洲第一区在线暖暖韩国| 不卡av在线网| 欧美一区二区福利在线| 国产精品视频看| 亚洲成av人综合在线观看| 经典三级在线一区| 99国产精品视频免费观看| 69堂亚洲精品首页| 国产欧美日本一区视频| 亚洲午夜在线视频| 国产精品一区免费视频| 一本大道久久a久久精品综合| 在线播放中文字幕一区| 欧美国产精品一区二区三区| 亚洲国产成人porn| 国产成人久久精品77777最新版本 国产成人鲁色资源国产91色综 | 成人性视频网站| 欧美精品精品一区| 中文字幕一区三区| 美女精品自拍一二三四| 色偷偷成人一区二区三区91 | 欧美激情一区二区三区四区| 三级欧美在线一区| 99精品热视频| 日韩亚洲欧美成人一区| 亚洲乱码国产乱码精品精可以看| 韩国理伦片一区二区三区在线播放 | 午夜伦理一区二区| 成人午夜激情视频| 欧美大片一区二区| 亚洲国产成人va在线观看天堂| 国产99久久久国产精品| 欧美一区二区日韩| 亚洲男人的天堂在线观看| 国产激情偷乱视频一区二区三区| 欧美男女性生活在线直播观看| 国产精品久99| 国产成人av影院| 日韩精品一区二区三区swag| 婷婷六月综合网| 在线观看不卡一区| 成人免费在线观看入口| 成人性生交大片免费| 精品国产乱码久久久久久夜甘婷婷| 亚欧色一区w666天堂| 欧美亚洲另类激情小说| 亚洲色图19p| 97精品国产露脸对白| 国产精品对白交换视频| 国产成人亚洲综合a∨婷婷图片| 精品国产乱码久久久久久牛牛| 免费成人性网站| 亚洲麻豆国产自偷在线|