亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dma.h

?? 完整的1.0代碼
?? H
字號:
/* $Id: dma.h,v 1.7 1992/12/14 00:29:34 root Exp root $ * linux/include/asm/dma.h: Defines for using and allocating dma channels. * Written by Hennus Bergman, 1992. * High DMA channel support & info by Hannu Savolainen * and John Boyd, Nov. 1992. */#ifndef _ASM_DMA_H#define _ASM_DMA_H#include <asm/io.h>		/* need byte IO */#define deb_outb(x,y) {printk("out %02x, %02x\n", x, y);outb(x,y);}#ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER#define outb	outb_p#endif/* * NOTES about DMA transfers: * *  controller 1: channels 0-3, byte operations, ports 00-1F *  controller 2: channels 4-7, word operations, ports C0-DF * *  - ALL registers are 8 bits only, regardless of transfer size *  - channel 4 is not used - cascades 1 into 2. *  - channels 0-3 are byte - addresses/counts are for physical bytes *  - channels 5-7 are word - addresses/counts are for physical words *  - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries *  - transfer count loaded to registers is 1 less than actual count *  - controller 2 offsets are all even (2x offsets for controller 1) *  - page registers for 5-7 don't use data bit 0, represent 128K pages *  - page registers for 0-3 use bit 0, represent 64K pages * * DMA transfers are limited to the lower 16MB of _physical_ memory.   * Note that addresses loaded into registers must be _physical_ addresses, * not logical addresses (which may differ if paging is active). * *  Address mapping for channels 0-3: * *   A23 ... A16 A15 ... A8  A7 ... A0    (Physical addresses) *    |  ...  |   |  ... |   |  ... | *    |  ...  |   |  ... |   |  ... | *    |  ...  |   |  ... |   |  ... | *   P7  ...  P0  A7 ... A0  A7 ... A0    * |    Page    | Addr MSB | Addr LSB |   (DMA registers) * *  Address mapping for channels 5-7: * *   A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0    (Physical addresses) *    |  ...  |   \   \   ... \  \  \  ... \  \ *    |  ...  |    \   \   ... \  \  \  ... \  (not used) *    |  ...  |     \   \   ... \  \  \  ... \ *   P7  ...  P1 (0) A7 A6  ... A0 A7 A6 ... A0    * |      Page      |  Addr MSB   |  Addr LSB  |   (DMA registers) * * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at * the hardware level, so odd-byte transfers aren't possible). * * Transfer count (_not # bytes_) is limited to 64K, represented as actual * count - 1 : 64K => 0xFFFF, 1 => 0x0000.  Thus, count is always 1 or more, * and up to 128K bytes may be transferred on channels 5-7 in one operation.  * */#define MAX_DMA_CHANNELS	8/* 8237 DMA controllers */#define IO_DMA1_BASE	0x00	/* 8 bit slave DMA, channels 0..3 */#define IO_DMA2_BASE	0xC0	/* 16 bit master DMA, ch 4(=slave input)..7 *//* DMA controller registers */#define DMA1_CMD_REG		0x08	/* command register (w) */#define DMA1_STAT_REG		0x08	/* status register (r) */#define DMA1_REQ_REG            0x09    /* request register (w) */#define DMA1_MASK_REG		0x0A	/* single-channel mask (w) */#define DMA1_MODE_REG		0x0B	/* mode register (w) */#define DMA1_CLEAR_FF_REG	0x0C	/* clear pointer flip-flop (w) */#define DMA1_TEMP_REG           0x0D    /* Temporary Register (r) */#define DMA1_RESET_REG		0x0D	/* Master Clear (w) */#define DMA1_CLR_MASK_REG       0x0E    /* Clear Mask */#define DMA1_MASK_ALL_REG       0x0F    /* all-channels mask (w) */#define DMA2_CMD_REG		0xD0	/* command register (w) */#define DMA2_STAT_REG		0xD0	/* status register (r) */#define DMA2_REQ_REG            0xD2    /* request register (w) */#define DMA2_MASK_REG		0xD4	/* single-channel mask (w) */#define DMA2_MODE_REG		0xD6	/* mode register (w) */#define DMA2_CLEAR_FF_REG	0xD8	/* clear pointer flip-flop (w) */#define DMA2_TEMP_REG           0xDA    /* Temporary Register (r) */#define DMA2_RESET_REG		0xDA	/* Master Clear (w) */#define DMA2_CLR_MASK_REG       0xDC    /* Clear Mask */#define DMA2_MASK_ALL_REG       0xDE    /* all-channels mask (w) */#define DMA_ADDR_0              0x00    /* DMA address registers */#define DMA_ADDR_1              0x02#define DMA_ADDR_2              0x04#define DMA_ADDR_3              0x06#define DMA_ADDR_4              0xC0#define DMA_ADDR_5              0xC4#define DMA_ADDR_6              0xC8#define DMA_ADDR_7              0xCC#define DMA_CNT_0               0x01    /* DMA count registers */#define DMA_CNT_1               0x03#define DMA_CNT_2               0x05#define DMA_CNT_3               0x07#define DMA_CNT_4               0xC2#define DMA_CNT_5               0xC6#define DMA_CNT_6               0xCA#define DMA_CNT_7               0xCE#define DMA_PAGE_0              0x87    /* DMA page registers */#define DMA_PAGE_1              0x83#define DMA_PAGE_2              0x81#define DMA_PAGE_3              0x82#define DMA_PAGE_5              0x8B#define DMA_PAGE_6              0x89#define DMA_PAGE_7              0x8A#define DMA_MODE_READ	0x44	/* I/O to memory, no autoinit, increment, single mode */#define DMA_MODE_WRITE	0x48	/* memory to I/O, no autoinit, increment, single mode */#define DMA_MODE_CASCADE 0xC0   /* pass thru DREQ->HRQ, DACK<-HLDA only *//* enable/disable a specific DMA channel */static __inline__ void enable_dma(unsigned int dmanr){	if (dmanr<=3)		deb_outb(dmanr,  DMA1_MASK_REG)	else		deb_outb(dmanr & 3,  DMA2_MASK_REG);}static __inline__ void disable_dma(unsigned int dmanr){	if (dmanr<=3)		deb_outb(dmanr | 4,  DMA1_MASK_REG)	else		deb_outb((dmanr & 3) | 4,  DMA2_MASK_REG);}/* Clear the 'DMA Pointer Flip Flop'. * Write 0 for LSB/MSB, 1 for MSB/LSB access. * Use this once to initialize the FF to a known state. * After that, keep track of it. :-) * --- In order to do that, the DMA routines below should --- * --- only be used while interrupts are disabled! --- */static __inline__ void clear_dma_ff(unsigned int dmanr){	if (dmanr<=3)		deb_outb(0,  DMA1_CLEAR_FF_REG)	else		deb_outb(0,  DMA2_CLEAR_FF_REG);}/* set mode (above) for a specific DMA channel */static __inline__ void set_dma_mode(unsigned int dmanr, char mode){	if (dmanr<=3)		deb_outb(mode | dmanr,  DMA1_MODE_REG)	else		deb_outb(mode | (dmanr&3),  DMA2_MODE_REG);}/* Set only the page register bits of the transfer address. * This is used for successive transfers when we know the contents of * the lower 16 bits of the DMA current address register, but a 64k boundary * may have been crossed. */static __inline__ void set_dma_page(unsigned int dmanr, char pagenr){	switch(dmanr) {		case 0:			deb_outb(pagenr, DMA_PAGE_0);			break;		case 1:			deb_outb(pagenr, DMA_PAGE_1);			break;		case 2:			deb_outb(pagenr, DMA_PAGE_2);			break;		case 3:			deb_outb(pagenr, DMA_PAGE_3);			break;		case 5:			deb_outb(pagenr & 0xfe, DMA_PAGE_5);			break;		case 6:			deb_outb(pagenr & 0xfe, DMA_PAGE_6);			break;		case 7:			deb_outb(pagenr & 0xfe, DMA_PAGE_7);			break;	}}/* Set transfer address & page bits for specific DMA channel. * Assumes dma flipflop is clear. */static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int a){	set_dma_page(dmanr, a>>16);	if (dmanr <= 3)  {	    deb_outb( a & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );            deb_outb( (a>>8) & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE )	}  else  {	    deb_outb( (a>>1) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );	    deb_outb( (a>>9) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );	}}/* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for * a specific DMA channel. * You must ensure the parameters are valid. * NOTE: from a manual: "the number of transfers is one more * than the initial word count"! This is taken into account. * Assumes dma flip-flop is clear. * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7. */static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count){        count--;	if (dmanr <= 3)  {	    deb_outb( count & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );	    deb_outb( (count>>8) & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );        } else {	    deb_outb( (count>>1) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );	    deb_outb( (count>>9) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );        }}/* Get DMA residue count. After a DMA transfer, this * should return zero. Reading this while a DMA transfer is * still in progress will return unpredictable results. * If called before the channel has been used, it may return 1. * Otherwise, it returns the number of _bytes_ left to transfer. * * Assumes DMA flip-flop is clear. */static __inline__ int get_dma_residue(unsigned int dmanr){	unsigned int io_port = (dmanr<=3)? ((dmanr&3)<<1) + 1 + IO_DMA1_BASE					 : ((dmanr&3)<<2) + 2 + IO_DMA2_BASE;	/* using short to get 16-bit wrap around */	unsigned short count;	count = 1 + inb(io_port);	count += inb(io_port) << 8;		return (dmanr<=3)? count : (count<<1);}/* These are in kernel/dma.c: */extern int request_dma(unsigned int dmanr);	/* reserve a DMA channel */extern void free_dma(unsigned int dmanr);	/* release it again */#endif /* _ASM_DMA_H */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
免费精品99久久国产综合精品| 在线观看日韩毛片| k8久久久一区二区三区| 一本久道久久综合中文字幕| 成人激情小说乱人伦| 99久久精品国产观看| 一本大道久久a久久精品综合| 欧美精品精品一区| 中文字幕中文在线不卡住| 亚洲电影激情视频网站| 韩国av一区二区三区四区 | 国产成人午夜精品影院观看视频 | 久久亚洲精品国产精品紫薇| 亚洲同性同志一二三专区| 亚洲一区二区三区在线看| 蜜臀av一区二区在线免费观看| 成人一二三区视频| 日韩视频免费观看高清完整版 | 日韩av中文字幕一区二区三区| 日韩精品一二区| 色哟哟国产精品| 国产农村妇女精品| 久久国内精品自在自线400部| 色婷婷精品久久二区二区蜜臀av| 精品久久久久久久久久久久久久久久久 | 欧美电影一区二区三区| 国产精品理论在线观看| 精一区二区三区| 色94色欧美sute亚洲线路一ni| 国产精品视频九色porn| 韩国av一区二区三区四区| 日韩三级免费观看| 偷拍日韩校园综合在线| 欧洲亚洲国产日韩| 亚洲精品国产a久久久久久| 国产91精品在线观看| 国产农村妇女精品| 欧美日韩1234| 午夜a成v人精品| 欧美中文一区二区三区| 亚洲精品高清视频在线观看| 在线免费观看成人短视频| 亚洲国产精华液网站w| av一区二区三区黑人| **性色生活片久久毛片| 一本到不卡精品视频在线观看| 亚洲欧洲中文日韩久久av乱码| 国产精品一卡二卡| 亚洲国产电影在线观看| 成人午夜av电影| 一二三区精品福利视频| 欧美日韩和欧美的一区二区| 日韩制服丝袜av| 精品成人免费观看| 国产精品中文欧美| 亚洲乱码精品一二三四区日韩在线| av一区二区三区在线| 亚洲国产综合在线| 91精品一区二区三区久久久久久| 国产剧情一区二区| 亚洲一二三级电影| 欧美日本在线视频| 国产精品一级黄| 亚洲免费在线观看视频| 欧美大片在线观看一区二区| 国产成人免费在线视频| 一区二区三区在线视频观看| 日韩免费看网站| 欧美中文字幕一二三区视频| 国产99一区视频免费| 亚洲高清在线视频| 日韩一区有码在线| 欧美一区二区三区免费观看视频| 成人深夜视频在线观看| 日产国产欧美视频一区精品| 亚洲精品大片www| 精品国产伦一区二区三区观看方式| 欧美在线小视频| 丁香天五香天堂综合| 久久99精品国产.久久久久| 亚洲二区在线观看| 国产精品白丝在线| 国产女人aaa级久久久级 | 精品少妇一区二区三区日产乱码| 在线观看91视频| 色综合久久88色综合天天6| 国产一区二区不卡在线| 狠狠色伊人亚洲综合成人| 日韩精品成人一区二区在线| 一区二区成人在线视频 | 久久精品免费观看| 亚洲一区二区综合| 一区二区三区精品在线观看| 成人欧美一区二区三区黑人麻豆| 精品国产3级a| 久久一夜天堂av一区二区三区| 日韩欧美精品在线| 精品国精品国产| 国产午夜亚洲精品午夜鲁丝片| 国产午夜精品久久久久久久 | 久久爱另类一区二区小说| 久久精品国产成人一区二区三区| 丝袜a∨在线一区二区三区不卡| 偷偷要91色婷婷| 欧美日韩国产综合一区二区| 欧美日本一道本在线视频| 91精品国产一区二区| 久久午夜羞羞影院免费观看| 国产偷国产偷亚洲高清人白洁| 国产精品久久一级| 亚洲午夜成aⅴ人片| 国产一区在线观看麻豆| 99国产一区二区三精品乱码| 欧美性色黄大片手机版| 欧美一区二区三区在线视频| 久久先锋影音av鲁色资源网| 亚洲三级在线看| 日本一区中文字幕| 懂色av一区二区三区免费观看| 91麻豆文化传媒在线观看| 制服丝袜中文字幕一区| 欧美国产禁国产网站cc| 丝袜诱惑亚洲看片| 不卡av电影在线播放| 7777精品久久久大香线蕉| 国产精品福利影院| 美日韩一区二区| 色av成人天堂桃色av| 国产欧美一区二区在线| 日韩国产高清在线| 色综合久久久久网| 久久精品欧美日韩精品| 美女爽到高潮91| 色婷婷av一区二区| 国产情人综合久久777777| 日韩国产精品大片| 91九色02白丝porn| 中国av一区二区三区| 国产一区二三区好的| 91麻豆精品久久久久蜜臀| 亚洲成人av一区二区| 色av一区二区| 亚洲欧美激情小说另类| kk眼镜猥琐国模调教系列一区二区 | 91精品国产欧美一区二区| 亚洲精品国产精品乱码不99| 一本久久a久久精品亚洲| 国产精品福利影院| eeuss鲁片一区二区三区在线观看| 欧美mv和日韩mv国产网站| 激情深爱一区二区| 欧美精品在线一区二区三区| 亚洲高清在线精品| 亚洲精品水蜜桃| 91蝌蚪porny| 在线看一区二区| 欧美日韩激情一区二区| 日韩三级视频中文字幕| 国产成人av电影免费在线观看| 精品国产99国产精品| 大白屁股一区二区视频| 中文字幕亚洲在| 久久理论电影网| 欧美亚洲自拍偷拍| 久久精品视频免费| 成人免费视频app| 久久av资源网| 欧美人妖巨大在线| 九九精品一区二区| 免费一区二区视频| 国产日韩精品一区| 久久成人免费日本黄色| 久久九九国产精品| 丁香亚洲综合激情啪啪综合| 最新日韩av在线| 亚洲一区二区精品久久av| 精品一区二区三区av| 亚洲精品写真福利| 中文字幕亚洲一区二区av在线 | 最新中文字幕一区二区三区| 国产在线精品一区二区夜色 | 久久精品国产免费| 亚洲最大成人综合| 亚洲综合偷拍欧美一区色| 久久久无码精品亚洲日韩按摩| 国产一区二区三区免费| 奇米综合一区二区三区精品视频| 亚洲va国产va欧美va观看| 成人av电影在线网| 国产精品每日更新| 亚洲国产精品久久久久婷婷884| 亚洲欧洲性图库| 99久免费精品视频在线观看| 国产一区二区三区蝌蚪| 亚洲免费成人av| 欧美激情在线一区二区| 韩国女主播成人在线观看| 日韩影院精彩在线| 色婷婷亚洲一区二区三区| 久久嫩草精品久久久精品|