亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dma.h

?? 完整的1.0代碼
?? H
字號:
/* $Id: dma.h,v 1.7 1992/12/14 00:29:34 root Exp root $ * linux/include/asm/dma.h: Defines for using and allocating dma channels. * Written by Hennus Bergman, 1992. * High DMA channel support & info by Hannu Savolainen * and John Boyd, Nov. 1992. */#ifndef _ASM_DMA_H#define _ASM_DMA_H#include <asm/io.h>		/* need byte IO */#ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER#define outb	outb_p#endif/* * NOTES about DMA transfers: * *  controller 1: channels 0-3, byte operations, ports 00-1F *  controller 2: channels 4-7, word operations, ports C0-DF * *  - ALL registers are 8 bits only, regardless of transfer size *  - channel 4 is not used - cascades 1 into 2. *  - channels 0-3 are byte - addresses/counts are for physical bytes *  - channels 5-7 are word - addresses/counts are for physical words *  - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries *  - transfer count loaded to registers is 1 less than actual count *  - controller 2 offsets are all even (2x offsets for controller 1) *  - page registers for 5-7 don't use data bit 0, represent 128K pages *  - page registers for 0-3 use bit 0, represent 64K pages * * DMA transfers are limited to the lower 16MB of _physical_ memory.   * Note that addresses loaded into registers must be _physical_ addresses, * not logical addresses (which may differ if paging is active). * *  Address mapping for channels 0-3: * *   A23 ... A16 A15 ... A8  A7 ... A0    (Physical addresses) *    |  ...  |   |  ... |   |  ... | *    |  ...  |   |  ... |   |  ... | *    |  ...  |   |  ... |   |  ... | *   P7  ...  P0  A7 ... A0  A7 ... A0    * |    Page    | Addr MSB | Addr LSB |   (DMA registers) * *  Address mapping for channels 5-7: * *   A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0    (Physical addresses) *    |  ...  |   \   \   ... \  \  \  ... \  \ *    |  ...  |    \   \   ... \  \  \  ... \  (not used) *    |  ...  |     \   \   ... \  \  \  ... \ *   P7  ...  P1 (0) A7 A6  ... A0 A7 A6 ... A0    * |      Page      |  Addr MSB   |  Addr LSB  |   (DMA registers) * * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at * the hardware level, so odd-byte transfers aren't possible). * * Transfer count (_not # bytes_) is limited to 64K, represented as actual * count - 1 : 64K => 0xFFFF, 1 => 0x0000.  Thus, count is always 1 or more, * and up to 128K bytes may be transferred on channels 5-7 in one operation.  * */#define MAX_DMA_CHANNELS	8/* 8237 DMA controllers */#define IO_DMA1_BASE	0x00	/* 8 bit slave DMA, channels 0..3 */#define IO_DMA2_BASE	0xC0	/* 16 bit master DMA, ch 4(=slave input)..7 *//* DMA controller registers */#define DMA1_CMD_REG		0x08	/* command register (w) */#define DMA1_STAT_REG		0x08	/* status register (r) */#define DMA1_REQ_REG            0x09    /* request register (w) */#define DMA1_MASK_REG		0x0A	/* single-channel mask (w) */#define DMA1_MODE_REG		0x0B	/* mode register (w) */#define DMA1_CLEAR_FF_REG	0x0C	/* clear pointer flip-flop (w) */#define DMA1_TEMP_REG           0x0D    /* Temporary Register (r) */#define DMA1_RESET_REG		0x0D	/* Master Clear (w) */#define DMA1_CLR_MASK_REG       0x0E    /* Clear Mask */#define DMA1_MASK_ALL_REG       0x0F    /* all-channels mask (w) */#define DMA2_CMD_REG		0xD0	/* command register (w) */#define DMA2_STAT_REG		0xD0	/* status register (r) */#define DMA2_REQ_REG            0xD2    /* request register (w) */#define DMA2_MASK_REG		0xD4	/* single-channel mask (w) */#define DMA2_MODE_REG		0xD6	/* mode register (w) */#define DMA2_CLEAR_FF_REG	0xD8	/* clear pointer flip-flop (w) */#define DMA2_TEMP_REG           0xDA    /* Temporary Register (r) */#define DMA2_RESET_REG		0xDA	/* Master Clear (w) */#define DMA2_CLR_MASK_REG       0xDC    /* Clear Mask */#define DMA2_MASK_ALL_REG       0xDE    /* all-channels mask (w) */#define DMA_ADDR_0              0x00    /* DMA address registers */#define DMA_ADDR_1              0x02#define DMA_ADDR_2              0x04#define DMA_ADDR_3              0x06#define DMA_ADDR_4              0xC0#define DMA_ADDR_5              0xC4#define DMA_ADDR_6              0xC8#define DMA_ADDR_7              0xCC#define DMA_CNT_0               0x01    /* DMA count registers */#define DMA_CNT_1               0x03#define DMA_CNT_2               0x05#define DMA_CNT_3               0x07#define DMA_CNT_4               0xC2#define DMA_CNT_5               0xC6#define DMA_CNT_6               0xCA#define DMA_CNT_7               0xCE#define DMA_PAGE_0              0x87    /* DMA page registers */#define DMA_PAGE_1              0x83#define DMA_PAGE_2              0x81#define DMA_PAGE_3              0x82#define DMA_PAGE_5              0x8B#define DMA_PAGE_6              0x89#define DMA_PAGE_7              0x8A#define DMA_MODE_READ	0x44	/* I/O to memory, no autoinit, increment, single mode */#define DMA_MODE_WRITE	0x48	/* memory to I/O, no autoinit, increment, single mode */#define DMA_MODE_CASCADE 0xC0   /* pass thru DREQ->HRQ, DACK<-HLDA only *//* enable/disable a specific DMA channel */static __inline__ void enable_dma(unsigned int dmanr){	if (dmanr<=3)		outb(dmanr,  DMA1_MASK_REG);	else		outb(dmanr & 3,  DMA2_MASK_REG);}static __inline__ void disable_dma(unsigned int dmanr){	if (dmanr<=3)		outb(dmanr | 4,  DMA1_MASK_REG);	else		outb((dmanr & 3) | 4,  DMA2_MASK_REG);}/* Clear the 'DMA Pointer Flip Flop'. * Write 0 for LSB/MSB, 1 for MSB/LSB access. * Use this once to initialize the FF to a known state. * After that, keep track of it. :-) * --- In order to do that, the DMA routines below should --- * --- only be used while interrupts are disabled! --- */static __inline__ void clear_dma_ff(unsigned int dmanr){	if (dmanr<=3)		outb(0,  DMA1_CLEAR_FF_REG);	else		outb(0,  DMA2_CLEAR_FF_REG);}/* set mode (above) for a specific DMA channel */static __inline__ void set_dma_mode(unsigned int dmanr, char mode){	if (dmanr<=3)		outb(mode | dmanr,  DMA1_MODE_REG);	else		outb(mode | (dmanr&3),  DMA2_MODE_REG);}/* Set only the page register bits of the transfer address. * This is used for successive transfers when we know the contents of * the lower 16 bits of the DMA current address register, but a 64k boundary * may have been crossed. */static __inline__ void set_dma_page(unsigned int dmanr, char pagenr){	switch(dmanr) {		case 0:			outb(pagenr, DMA_PAGE_0);			break;		case 1:			outb(pagenr, DMA_PAGE_1);			break;		case 2:			outb(pagenr, DMA_PAGE_2);			break;		case 3:			outb(pagenr, DMA_PAGE_3);			break;		case 5:			outb(pagenr & 0xfe, DMA_PAGE_5);			break;		case 6:			outb(pagenr & 0xfe, DMA_PAGE_6);			break;		case 7:			outb(pagenr & 0xfe, DMA_PAGE_7);			break;	}}/* Set transfer address & page bits for specific DMA channel. * Assumes dma flipflop is clear. */static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int a){	set_dma_page(dmanr, a>>16);	if (dmanr <= 3)  {	    outb( a & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );            outb( (a>>8) & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );	}  else  {	    outb( (a>>1) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );	    outb( (a>>9) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );	}}/* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for * a specific DMA channel. * You must ensure the parameters are valid. * NOTE: from a manual: "the number of transfers is one more * than the initial word count"! This is taken into account. * Assumes dma flip-flop is clear. * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7. */static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count){        count--;	if (dmanr <= 3)  {	    outb( count & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );	    outb( (count>>8) & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );        } else {	    outb( (count>>1) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );	    outb( (count>>9) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );        }}/* Get DMA residue count. After a DMA transfer, this * should return zero. Reading this while a DMA transfer is * still in progress will return unpredictable results. * If called before the channel has been used, it may return 1. * Otherwise, it returns the number of _bytes_ left to transfer. * * Assumes DMA flip-flop is clear. */static __inline__ int get_dma_residue(unsigned int dmanr){	unsigned int io_port = (dmanr<=3)? ((dmanr&3)<<1) + 1 + IO_DMA1_BASE					 : ((dmanr&3)<<2) + 2 + IO_DMA2_BASE;	/* using short to get 16-bit wrap around */	unsigned short count;	count = 1 + inb(io_port);	count += inb(io_port) << 8;		return (dmanr<=3)? count : (count<<1);}/* These are in kernel/dma.c: */extern int request_dma(unsigned int dmanr);	/* reserve a DMA channel */extern void free_dma(unsigned int dmanr);	/* release it again */#endif /* _ASM_DMA_H */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
九九在线精品视频| 中文字幕欧美国产| 国产亚洲人成网站| 一区二区三区不卡在线观看 | 久草热8精品视频在线观看| 风间由美一区二区av101 | 亚洲欧美另类久久久精品2019| 日本不卡免费在线视频| 成人午夜激情片| 欧美va亚洲va国产综合| 亚洲欧美怡红院| 国内精品免费**视频| 欧美日韩一级二级三级| 日本一区二区视频在线| 久久精品国产**网站演员| 欧美午夜精品一区二区蜜桃 | 91小宝寻花一区二区三区| 久久综合狠狠综合| 免费高清视频精品| 欧美人xxxx| 亚洲成人精品一区二区| 91丝袜国产在线播放| 国产精品国产自产拍高清av王其 | 欧美一区永久视频免费观看| 1区2区3区精品视频| 韩国视频一区二区| 欧美一区二区黄| 日韩和欧美的一区| 欧美日韩国产123区| 亚洲国产日韩一级| 欧美在线免费视屏| 亚洲国产欧美在线| 欧美色视频在线| 亚洲1区2区3区4区| 欧美影片第一页| 一区二区三区在线免费播放| 色视频成人在线观看免| 一区二区三区日韩欧美精品| 日本久久一区二区三区| 一区二区高清在线| 欧美日韩第一区日日骚| 日本不卡高清视频| 26uuu亚洲综合色欧美| 国产精品一区二区果冻传媒| 亚洲国产精品av| 91伊人久久大香线蕉| 亚洲午夜av在线| 日韩午夜激情av| 国产精品一区二区久激情瑜伽| 国产肉丝袜一区二区| 国产精品国产三级国产有无不卡| 91免费版在线| 亚洲人成网站影音先锋播放| 91久久香蕉国产日韩欧美9色| 亚洲精品福利视频网站| 欧美裸体一区二区三区| 麻豆国产欧美一区二区三区| 国产日韩欧美不卡在线| 色偷偷久久人人79超碰人人澡| 一区二区三区在线播| 91精品在线免费观看| 国产毛片精品国产一区二区三区| 欧美国产日韩在线观看| 欧美三日本三级三级在线播放| 午夜av区久久| 久久噜噜亚洲综合| 91国产丝袜在线播放| 久久国产夜色精品鲁鲁99| 国产精品国产三级国产aⅴ原创| 欧美少妇bbb| 国产91在线|亚洲| 亚洲国产精品久久人人爱 | 亚洲va国产va欧美va观看| 欧美一区二区三区男人的天堂| 高清成人免费视频| 亚洲国产精品嫩草影院| 综合色中文字幕| 日韩一区二区在线看| 91污片在线观看| 国产精品一区二区久激情瑜伽| 亚洲综合激情小说| 国产拍欧美日韩视频二区| 欧美色大人视频| av不卡在线观看| 久久99久久99| 亚洲bt欧美bt精品777| 日韩伦理免费电影| 久久久噜噜噜久噜久久综合| 在线视频国内自拍亚洲视频| 国内精品写真在线观看| 五月综合激情日本mⅴ| 亚洲精品ww久久久久久p站| 久久久久久久精| 欧美一级在线观看| 日本伦理一区二区| 91麻豆视频网站| 成人一区二区在线观看| 久久国产欧美日韩精品| 视频一区免费在线观看| 亚洲免费av观看| 中文字幕日韩精品一区| 久久久综合视频| 久久久久久99精品| 欧美一区二区在线免费观看| 欧美色视频在线| 国产精品免费视频一区| 国产精品免费网站在线观看| 久久在线观看免费| 91精品国产综合久久国产大片 | 国产一区二区三区免费看 | 亚洲欧美日韩在线| 日韩美女视频一区| 国产日本亚洲高清| 久久免费午夜影院| 久久综合网色—综合色88| 欧美成人性福生活免费看| 91精品国产欧美一区二区18 | 亚洲欧美在线高清| 国产精品乱人伦| 中文字幕av一区 二区| 国产亚洲欧美色| 国产精品网站一区| 亚洲国产精品ⅴa在线观看| 国产欧美综合在线观看第十页| 欧美国产精品一区二区三区| 国产人成一区二区三区影院| 国产精品人妖ts系列视频| 国产精品色哟哟| 中文字幕一区二区三区不卡| 亚洲免费成人av| 午夜精品久久久久久久久久久 | 国产一区二区美女诱惑| 国产曰批免费观看久久久| 国产成人免费视| 91蜜桃在线观看| 欧美一区二区福利在线| 国产网站一区二区三区| 一区精品在线播放| 亚洲电影中文字幕在线观看| 婷婷丁香激情综合| 国产乱理伦片在线观看夜一区 | 国产乱码字幕精品高清av| 丰满白嫩尤物一区二区| 色哦色哦哦色天天综合| 欧美日韩一本到| 精品国产亚洲一区二区三区在线观看| 久久婷婷一区二区三区| 国产精品福利一区二区三区| 亚洲成人综合视频| 国产在线视频精品一区| 91一区二区三区在线观看| 欧美一区二区在线不卡| 国产精品国产三级国产专播品爱网 | 精品欧美一区二区三区精品久久 | 欧美经典一区二区三区| 一区二区三区精品在线| 韩国欧美国产一区| 91国模大尺度私拍在线视频| 337p日本欧洲亚洲大胆色噜噜| 亚洲欧洲日韩女同| 久久福利视频一区二区| 91小视频免费观看| 久久久久久毛片| 午夜私人影院久久久久| 成人app下载| 日韩三级高清在线| 亚洲自拍偷拍麻豆| 风间由美中文字幕在线看视频国产欧美| 欧美性大战xxxxx久久久| 亚洲精品ww久久久久久p站| 韩国v欧美v日本v亚洲v| 亚洲精品在线免费观看视频| 久久久久久久久久电影| 日韩精品一级二级| 色综合久久久久久久久久久| 国产亚洲va综合人人澡精品| 婷婷夜色潮精品综合在线| 97久久精品人人做人人爽 | 精品视频在线视频| 国产精品护士白丝一区av| 国产精品18久久久久久vr| 91 com成人网| 一区二区三区精品在线观看| 99国产精品视频免费观看| 精品国产一区二区三区四区四| 亚洲已满18点击进入久久| av网站一区二区三区| 久久精品亚洲精品国产欧美kt∨ | 亚洲激情第一区| 99视频有精品| 国产精品久久久久久久久图文区| 久久99精品一区二区三区三区| 911国产精品| 日韩国产高清影视| 欧美高清视频不卡网| 日韩综合小视频| 欧美一区二区三区日韩| 日韩电影免费在线看| 欧美美女黄视频| 麻豆一区二区在线|