亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? rtc_from4.c

?? 根據(jù)fs2410移植過(guò)后的mtd驅(qū)動(dòng)源碼
?? C
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
/* *  drivers/mtd/nand/rtc_from4.c * *  Copyright (C) 2004  Red Hat, Inc. * *  Derived from drivers/mtd/nand/spia.c *       Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com) * * $Id: rtc_from4.c,v 1.10 2005/11/07 11:14:31 gleixner Exp $ * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. * * Overview: *   This is a device driver for the AG-AND flash device found on the *   Renesas Technology Corp. Flash ROM 4-slot interface board (FROM_BOARD4), *   which utilizes the Renesas HN29V1G91T-30 part. *   This chip is a 1 GBibit (128MiB x 8 bits) AG-AND flash device. */#include <linux/delay.h>#include <linux/kernel.h>#include <linux/init.h>#include <linux/slab.h>#include <linux/rslib.h>#include <linux/module.h>#include <linux/mtd/compatmac.h>#include <linux/mtd/mtd.h>#include <linux/mtd/nand.h>#include <linux/mtd/partitions.h>#include <asm/io.h>/* * MTD structure for Renesas board */static struct mtd_info *rtc_from4_mtd = NULL;#define RTC_FROM4_MAX_CHIPS	2/* HS77x9 processor register defines */#define SH77X9_BCR1	((volatile unsigned short *)(0xFFFFFF60))#define SH77X9_BCR2	((volatile unsigned short *)(0xFFFFFF62))#define SH77X9_WCR1	((volatile unsigned short *)(0xFFFFFF64))#define SH77X9_WCR2	((volatile unsigned short *)(0xFFFFFF66))#define SH77X9_MCR	((volatile unsigned short *)(0xFFFFFF68))#define SH77X9_PCR	((volatile unsigned short *)(0xFFFFFF6C))#define SH77X9_FRQCR	((volatile unsigned short *)(0xFFFFFF80))/* * Values specific to the Renesas Technology Corp. FROM_BOARD4 (used with HS77x9 processor) *//* Address where flash is mapped */#define RTC_FROM4_FIO_BASE	0x14000000/* CLE and ALE are tied to address lines 5 & 4, respectively */#define RTC_FROM4_CLE		(1 << 5)#define RTC_FROM4_ALE		(1 << 4)/* address lines A24-A22 used for chip selection */#define RTC_FROM4_NAND_ADDR_SLOT3	(0x00800000)#define RTC_FROM4_NAND_ADDR_SLOT4	(0x00C00000)#define RTC_FROM4_NAND_ADDR_FPGA	(0x01000000)/* mask address lines A24-A22 used for chip selection */#define RTC_FROM4_NAND_ADDR_MASK	(RTC_FROM4_NAND_ADDR_SLOT3 | RTC_FROM4_NAND_ADDR_SLOT4 | RTC_FROM4_NAND_ADDR_FPGA)/* FPGA status register for checking device ready (bit zero) */#define RTC_FROM4_FPGA_SR		(RTC_FROM4_NAND_ADDR_FPGA | 0x00000002)#define RTC_FROM4_DEVICE_READY		0x0001/* FPGA Reed-Solomon ECC Control register */#define RTC_FROM4_RS_ECC_CTL		(RTC_FROM4_NAND_ADDR_FPGA | 0x00000050)#define RTC_FROM4_RS_ECC_CTL_CLR	(1 << 7)#define RTC_FROM4_RS_ECC_CTL_GEN	(1 << 6)#define RTC_FROM4_RS_ECC_CTL_FD_E	(1 << 5)/* FPGA Reed-Solomon ECC code base */#define RTC_FROM4_RS_ECC		(RTC_FROM4_NAND_ADDR_FPGA | 0x00000060)#define RTC_FROM4_RS_ECCN		(RTC_FROM4_NAND_ADDR_FPGA | 0x00000080)/* FPGA Reed-Solomon ECC check register */#define RTC_FROM4_RS_ECC_CHK		(RTC_FROM4_NAND_ADDR_FPGA | 0x00000070)#define RTC_FROM4_RS_ECC_CHK_ERROR	(1 << 7)#define ERR_STAT_ECC_AVAILABLE		0x20/* Undefine for software ECC */#define RTC_FROM4_HWECC	1/* Define as 1 for no virtual erase blocks (in JFFS2) */#define RTC_FROM4_NO_VIRTBLOCKS	0/* * Module stuff */static void __iomem *rtc_from4_fio_base = (void *)P2SEGADDR(RTC_FROM4_FIO_BASE);const static struct mtd_partition partition_info[] = {        {                .name   = "Renesas flash partition 1",                .offset = 0,                .size   = MTDPART_SIZ_FULL        },};#define NUM_PARTITIONS 1/* *	hardware specific flash bbt decriptors *	Note: this is to allow debugging by disabling *		NAND_BBT_CREATE and/or NAND_BBT_WRITE * */static uint8_t bbt_pattern[] = {'B', 'b', 't', '0' };static uint8_t mirror_pattern[] = {'1', 't', 'b', 'B' };static struct nand_bbt_descr rtc_from4_bbt_main_descr = {	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE		| NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,	.offs = 40,	.len = 4,	.veroffs = 44,	.maxblocks = 4,	.pattern = bbt_pattern};static struct nand_bbt_descr rtc_from4_bbt_mirror_descr = {	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE		| NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,	.offs = 40,	.len = 4,	.veroffs = 44,	.maxblocks = 4,	.pattern = mirror_pattern};#ifdef RTC_FROM4_HWECC/* the Reed Solomon control structure */static struct rs_control *rs_decoder;/* *      hardware specific Out Of Band information */static struct nand_oobinfo rtc_from4_nand_oobinfo = {	.useecc = MTD_NANDECC_AUTOPLACE,	.eccbytes = 32,	.eccpos = {		 0,  1,  2,  3,  4,  5,  6,  7,		 8,  9, 10, 11, 12, 13, 14, 15,		16, 17, 18, 19, 20, 21, 22, 23,		24, 25, 26, 27, 28, 29, 30, 31},	.oobfree = { {32, 32} }};/* Aargh. I missed the reversed bit order, when I * was talking to Renesas about the FPGA. * * The table is used for bit reordering and inversion * of the ecc byte which we get from the FPGA */static uint8_t revbits[256] = {        0x00, 0x80, 0x40, 0xc0, 0x20, 0xa0, 0x60, 0xe0,        0x10, 0x90, 0x50, 0xd0, 0x30, 0xb0, 0x70, 0xf0,        0x08, 0x88, 0x48, 0xc8, 0x28, 0xa8, 0x68, 0xe8,        0x18, 0x98, 0x58, 0xd8, 0x38, 0xb8, 0x78, 0xf8,        0x04, 0x84, 0x44, 0xc4, 0x24, 0xa4, 0x64, 0xe4,        0x14, 0x94, 0x54, 0xd4, 0x34, 0xb4, 0x74, 0xf4,        0x0c, 0x8c, 0x4c, 0xcc, 0x2c, 0xac, 0x6c, 0xec,        0x1c, 0x9c, 0x5c, 0xdc, 0x3c, 0xbc, 0x7c, 0xfc,        0x02, 0x82, 0x42, 0xc2, 0x22, 0xa2, 0x62, 0xe2,        0x12, 0x92, 0x52, 0xd2, 0x32, 0xb2, 0x72, 0xf2,        0x0a, 0x8a, 0x4a, 0xca, 0x2a, 0xaa, 0x6a, 0xea,        0x1a, 0x9a, 0x5a, 0xda, 0x3a, 0xba, 0x7a, 0xfa,        0x06, 0x86, 0x46, 0xc6, 0x26, 0xa6, 0x66, 0xe6,        0x16, 0x96, 0x56, 0xd6, 0x36, 0xb6, 0x76, 0xf6,        0x0e, 0x8e, 0x4e, 0xce, 0x2e, 0xae, 0x6e, 0xee,        0x1e, 0x9e, 0x5e, 0xde, 0x3e, 0xbe, 0x7e, 0xfe,        0x01, 0x81, 0x41, 0xc1, 0x21, 0xa1, 0x61, 0xe1,        0x11, 0x91, 0x51, 0xd1, 0x31, 0xb1, 0x71, 0xf1,        0x09, 0x89, 0x49, 0xc9, 0x29, 0xa9, 0x69, 0xe9,        0x19, 0x99, 0x59, 0xd9, 0x39, 0xb9, 0x79, 0xf9,        0x05, 0x85, 0x45, 0xc5, 0x25, 0xa5, 0x65, 0xe5,        0x15, 0x95, 0x55, 0xd5, 0x35, 0xb5, 0x75, 0xf5,        0x0d, 0x8d, 0x4d, 0xcd, 0x2d, 0xad, 0x6d, 0xed,        0x1d, 0x9d, 0x5d, 0xdd, 0x3d, 0xbd, 0x7d, 0xfd,        0x03, 0x83, 0x43, 0xc3, 0x23, 0xa3, 0x63, 0xe3,        0x13, 0x93, 0x53, 0xd3, 0x33, 0xb3, 0x73, 0xf3,        0x0b, 0x8b, 0x4b, 0xcb, 0x2b, 0xab, 0x6b, 0xeb,        0x1b, 0x9b, 0x5b, 0xdb, 0x3b, 0xbb, 0x7b, 0xfb,        0x07, 0x87, 0x47, 0xc7, 0x27, 0xa7, 0x67, 0xe7,        0x17, 0x97, 0x57, 0xd7, 0x37, 0xb7, 0x77, 0xf7,        0x0f, 0x8f, 0x4f, 0xcf, 0x2f, 0xaf, 0x6f, 0xef,        0x1f, 0x9f, 0x5f, 0xdf, 0x3f, 0xbf, 0x7f, 0xff,};#endif/* * rtc_from4_hwcontrol - hardware specific access to control-lines * @mtd:	MTD device structure * @cmd:	hardware control command * * Address lines (A5 and A4) are used to control Command and Address Latch * Enable on this board, so set the read/write address appropriately. * * Chip Enable is also controlled by the Chip Select (CS5) and * Address lines (A24-A22), so no action is required here. * */static void rtc_from4_hwcontrol(struct mtd_info *mtd, int cmd){	struct nand_chip* this = (struct nand_chip *) (mtd->priv);	switch(cmd) {	case NAND_CTL_SETCLE:		this->IO_ADDR_W = (void __iomem *)((unsigned long)this->IO_ADDR_W | RTC_FROM4_CLE);		break;	case NAND_CTL_CLRCLE:		this->IO_ADDR_W = (void __iomem *)((unsigned long)this->IO_ADDR_W & ~RTC_FROM4_CLE);		break;	case NAND_CTL_SETALE:		this->IO_ADDR_W = (void __iomem *)((unsigned long)this->IO_ADDR_W | RTC_FROM4_ALE);		break;	case NAND_CTL_CLRALE:		this->IO_ADDR_W = (void __iomem *)((unsigned long)this->IO_ADDR_W & ~RTC_FROM4_ALE);		break;	case NAND_CTL_SETNCE:		break;	case NAND_CTL_CLRNCE:		break;	}}/* * rtc_from4_nand_select_chip - hardware specific chip select * @mtd:	MTD device structure * @chip:	Chip to select (0 == slot 3, 1 == slot 4) * * The chip select is based on address lines A24-A22. * This driver uses flash slots 3 and 4 (A23-A22). * */static void rtc_from4_nand_select_chip(struct mtd_info *mtd, int chip){        struct nand_chip *this = mtd->priv;	this->IO_ADDR_R = (void __iomem *)((unsigned long)this->IO_ADDR_R & ~RTC_FROM4_NAND_ADDR_MASK);	this->IO_ADDR_W = (void __iomem *)((unsigned long)this->IO_ADDR_W & ~RTC_FROM4_NAND_ADDR_MASK);        switch(chip) {        case 0:		/* select slot 3 chip */		this->IO_ADDR_R = (void __iomem *)((unsigned long)this->IO_ADDR_R | RTC_FROM4_NAND_ADDR_SLOT3);		this->IO_ADDR_W = (void __iomem *)((unsigned long)this->IO_ADDR_W | RTC_FROM4_NAND_ADDR_SLOT3);                break;        case 1:		/* select slot 4 chip */		this->IO_ADDR_R = (void __iomem *)((unsigned long)this->IO_ADDR_R | RTC_FROM4_NAND_ADDR_SLOT4);		this->IO_ADDR_W = (void __iomem *)((unsigned long)this->IO_ADDR_W | RTC_FROM4_NAND_ADDR_SLOT4);                break;        }}/* * rtc_from4_nand_device_ready - hardware specific ready/busy check * @mtd:	MTD device structure * * This board provides the Ready/Busy state in the status register * of the FPGA.  Bit zero indicates the RDY(1)/BSY(0) signal. * */static int rtc_from4_nand_device_ready(struct mtd_info *mtd){	unsigned short status;	status = *((volatile unsigned short *)(rtc_from4_fio_base + RTC_FROM4_FPGA_SR));	return (status & RTC_FROM4_DEVICE_READY);}/* * deplete - code to perform device recovery in case there was a power loss * @mtd:	MTD device structure * @chip:	Chip to select (0 == slot 3, 1 == slot 4) * * If there was a sudden loss of power during an erase operation, a * "device recovery" operation must be performed when power is restored * to ensure correct operation.  This routine performs the required steps * for the requested chip. * * See page 86 of the data sheet for details. * */static void deplete(struct mtd_info *mtd, int chip){        struct nand_chip *this = mtd->priv;        /* wait until device is ready */        while (!this->dev_ready(mtd));	this->select_chip(mtd, chip);	/* Send the commands for device recovery, phase 1 */	this->cmdfunc (mtd, NAND_CMD_DEPLETE1, 0x0000, 0x0000);	this->cmdfunc (mtd, NAND_CMD_DEPLETE2, -1, -1);	/* Send the commands for device recovery, phase 2 */	this->cmdfunc (mtd, NAND_CMD_DEPLETE1, 0x0000, 0x0004);	this->cmdfunc (mtd, NAND_CMD_DEPLETE2, -1, -1);}#ifdef RTC_FROM4_HWECC/* * rtc_from4_enable_hwecc - hardware specific hardware ECC enable function * @mtd:	MTD device structure * @mode:	I/O mode; read or write * * enable hardware ECC for data read or write * */static void rtc_from4_enable_hwecc(struct mtd_info *mtd, int mode){	volatile unsigned short * rs_ecc_ctl = (volatile unsigned short *)(rtc_from4_fio_base + RTC_FROM4_RS_ECC_CTL);	unsigned short status;	switch (mode) {	    case NAND_ECC_READ :

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91精品国产综合久久福利 | 国产激情视频一区二区三区欧美| 另类成人小视频在线| 高清av一区二区| 在线看国产一区| 久久综合狠狠综合久久综合88 | 91免费观看在线| 欧美一区三区四区| 国产精品国产自产拍高清av| 五月天久久比比资源色| 粉嫩高潮美女一区二区三区| 欧美日韩另类国产亚洲欧美一级| 久久婷婷综合激情| 亚洲一二三四久久| 国产一区美女在线| 欧美中文字幕一区| 国产亚洲一区二区在线观看| 亚洲国产sm捆绑调教视频| 国产精品性做久久久久久| 欧美日韩美女一区二区| 中文子幕无线码一区tr| 亚洲福利视频一区| 国产不卡在线视频| 91精品午夜视频| 国产精品看片你懂得| 青青草精品视频| 一本久久a久久精品亚洲| 精品成人一区二区三区四区| 亚洲一区二区五区| 成人一区二区三区中文字幕| 日韩三级.com| 一区二区三区在线免费播放| 国产一区二区精品在线观看| 欧美嫩在线观看| 亚洲人成网站影音先锋播放| 狠狠网亚洲精品| 91精品在线免费观看| 一区二区三区四区视频精品免费| 国产大片一区二区| 欧美电视剧在线观看完整版| 亚洲午夜精品在线| 色综合久久66| 国产精品不卡在线观看| 韩日精品视频一区| 7777精品伊人久久久大香线蕉| 综合激情成人伊人| 国产91富婆露脸刺激对白| 日韩午夜中文字幕| 婷婷丁香久久五月婷婷| 在线中文字幕一区| 亚洲欧洲精品一区二区三区不卡| 国产福利91精品一区| 精品国产乱码久久| 毛片av中文字幕一区二区| 欧美日韩国产高清一区二区| 一级精品视频在线观看宜春院 | 亚洲欧美国产三级| 99久久er热在这里只有精品66| 欧美极品aⅴ影院| 国产精品99久久久久久久vr | 成人精品免费网站| 国产欧美一区二区三区鸳鸯浴| 国产一区二区三区| 精品久久久久一区| 激情综合色播激情啊| 日韩女优av电影| 久久成人久久爱| www久久久久| 国产一区二区免费视频| 日韩免费观看2025年上映的电影| 美女一区二区在线观看| 欧美成人艳星乳罩| 国精品**一区二区三区在线蜜桃| 日韩精品一区二区三区视频在线观看| 日韩不卡一二三区| 欧美一区二区三区不卡| 免费观看在线色综合| 精品免费99久久| 国产乱色国产精品免费视频| 久久免费看少妇高潮| 国产成人av资源| 国产精品国模大尺度视频| 99久久婷婷国产| 亚洲九九爱视频| 在线观看视频一区| 亚洲不卡av一区二区三区| 欧美片网站yy| 国内外成人在线| 国产精品免费网站在线观看| 不卡av在线免费观看| 亚洲黄色尤物视频| 欧美疯狂做受xxxx富婆| 精品一区二区久久| 国产精品天干天干在线综合| 色爱区综合激月婷婷| 爽好久久久欧美精品| 精品国产三级a在线观看| 国产精品 欧美精品| 国产精品传媒视频| 欧美老年两性高潮| 国产一区久久久| 亚洲日本va午夜在线电影| 欧美特级限制片免费在线观看| 喷白浆一区二区| 国产女人18毛片水真多成人如厕| 91在线视频在线| 天堂午夜影视日韩欧美一区二区| 精品福利一区二区三区免费视频| 成人av第一页| 性欧美大战久久久久久久久| 精品久久久久一区二区国产| 99精品欧美一区二区三区小说 | 日韩三级视频在线看| 成+人+亚洲+综合天堂| 亚洲国产精品久久久久婷婷884| 欧美大片在线观看| 99国内精品久久| 青青青伊人色综合久久| 国产精品高潮呻吟| 91精品午夜视频| 99国产精品久久| 久久精品999| 一二三区精品视频| 久久久777精品电影网影网 | 久久精品国产一区二区| 亚洲视频一二区| 日韩一卡二卡三卡四卡| 91美女片黄在线观看91美女| 日本va欧美va精品| 尤物视频一区二区| 欧美精品一区二区久久久| 欧美伊人久久久久久久久影院| 国产精品18久久久久久久久久久久 | 视频一区二区三区在线| 国产精品久久久久一区| 日韩视频免费观看高清完整版在线观看 | 欧美精品aⅴ在线视频| 成人免费视频网站在线观看| 日产精品久久久久久久性色| 亚洲视频一二三| 久久久久久久久久久久电影| 制服丝袜成人动漫| 一本色道久久综合精品竹菊| 国产成人精品免费| 琪琪久久久久日韩精品| 亚洲一区二区偷拍精品| 综合在线观看色| 国产女同性恋一区二区| 欧美变态tickling挠脚心| 欧美日韩中文一区| 91在线视频网址| 成人自拍视频在线观看| 久久99精品久久久| 日产国产高清一区二区三区| 一区二区三区av电影| 国产精品美女久久久久久2018| 欧美精品一区二区三区很污很色的 | 国产精品国产自产拍在线| 久久老女人爱爱| 精品电影一区二区| 日韩精品一区二区三区视频 | 免费看黄色91| 亚洲综合在线电影| 亚洲欧洲日韩av| 国产精品久久综合| 国产视频一区二区三区在线观看| 欧美一级日韩一级| 91精品国产麻豆国产自产在线| 欧美日韩一二三| 欧美天堂一区二区三区| 在线视频观看一区| 色综合久久久网| 99久久久无码国产精品| 成人av手机在线观看| 成人在线综合网站| 成人国产精品免费| 99精品久久免费看蜜臀剧情介绍| fc2成人免费人成在线观看播放 | ㊣最新国产の精品bt伙计久久| 中文一区在线播放| 亚洲国产精品v| 国产精品久久久久三级| 自拍偷拍欧美激情| 一区二区高清在线| 亚洲国产乱码最新视频| 亚洲一区二区视频| 午夜精品久久久久影视| 丝瓜av网站精品一区二区| 日韩精品亚洲一区二区三区免费| 日韩精品电影一区亚洲| 麻豆精品视频在线观看| 韩国av一区二区三区四区 | 亚洲三级在线观看| 亚洲自拍偷拍欧美| 日韩精品一级中文字幕精品视频免费观看 | 国产黄人亚洲片| 成人免费高清视频在线观看| 99久久久精品| 欧美亚洲一区二区在线观看| 欧美丰满一区二区免费视频|