亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? mc9s08qe128.inc

?? M68HC08及HCS08系列單片機(jī)bootloader引導(dǎo)程序源碼/示例
?? INC
?? 第 1 頁 / 共 5 頁
字號:
IRQSC_IRQEDG:       equ    5                                         ; IRQ Edge Select
IRQSC_IRQPDD:       equ    6                                         ; IRQ Pull Device Disable
; bit position masks
mIRQSC_IRQMOD:      equ    %00000001
mIRQSC_IRQIE:       equ    %00000010
mIRQSC_IRQACK:      equ    %00000100
mIRQSC_IRQF:        equ    %00001000
mIRQSC_IRQPE:       equ    %00010000
mIRQSC_IRQEDG:      equ    %00100000
mIRQSC_IRQPDD:      equ    %01000000


;*** ADCSC1 - Status and Control Register 1; 0x00000010 ***
ADCSC1:             equ    $00000010                                ;*** ADCSC1 - Status and Control Register 1; 0x00000010 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
ADCSC1_ADCH0:       equ    0                                         ; Input Channel Select Bit 0
ADCSC1_ADCH1:       equ    1                                         ; Input Channel Select Bit 1
ADCSC1_ADCH2:       equ    2                                         ; Input Channel Select Bit 2
ADCSC1_ADCH3:       equ    3                                         ; Input Channel Select Bit 3
ADCSC1_ADCH4:       equ    4                                         ; Input Channel Select Bit 4
ADCSC1_ADCO:        equ    5                                         ; Continuous Conversion Enable - ADCO is used to enable continuous conversions
ADCSC1_AIEN:        equ    6                                         ; Interrupt Enable - AIEN is used to enable conversion complete interrupts. When COCO becomes set while AIEN is high, an interrupt is asserted
ADCSC1_COCO:        equ    7                                         ; Conversion Complete Flag - The COCO flag is a read-only bit which is set each time a conversion is completed when the compare function is disabled (ACFE = 0). When the compare function is enabled (ACFE = 1) the COCO flag is set upon completion of a conversion only if the compare result is true. This bit is cleared whenever ADCSC1 is written or whenever ADCRL is read
; bit position masks
mADCSC1_ADCH0:      equ    %00000001
mADCSC1_ADCH1:      equ    %00000010
mADCSC1_ADCH2:      equ    %00000100
mADCSC1_ADCH3:      equ    %00001000
mADCSC1_ADCH4:      equ    %00010000
mADCSC1_ADCO:       equ    %00100000
mADCSC1_AIEN:       equ    %01000000
mADCSC1_COCO:       equ    %10000000


;*** ADCSC2 - Status and Control Register 2; 0x00000011 ***
ADCSC2:             equ    $00000011                                ;*** ADCSC2 - Status and Control Register 2; 0x00000011 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
ADCSC2_ACFGT:       equ    4                                         ; Compare Function Greater Than Enable-ACFGT is used to configure the compare function to trigger when the result of the conversion of the input being monitored is greater than or equal to the compare value. The compare function defaults to triggering when the result of the compare of the input being monitored is less than the compare value
ADCSC2_ACFE:        equ    5                                         ; Compare Function Enable - ACFE is used to enable the compare function
ADCSC2_ADTRG:       equ    6                                         ; Conversion Trigger Select-ADTRG is used to select the type of trigger to be used for initiating a conversion. Two types of trigger are selectable: software trigger and hardware trigger. When software trigger is selected, a conversion is initiated following a write to ADCSC1. When hardware trigger is selected, a conversion is initiated following the assertion of the ADHWT input
ADCSC2_ADACT:       equ    7                                         ; Conversion Active - ADACT indicates that a conversion is in progress. ADACT is set when a conversion is initiated and cleared when a conversion is completed or aborted
; bit position masks
mADCSC2_ACFGT:      equ    %00010000
mADCSC2_ACFE:       equ    %00100000
mADCSC2_ADTRG:      equ    %01000000
mADCSC2_ADACT:      equ    %10000000


;*** ADCR - Data Result Register; 0x00000012 ***
ADCR:               equ    $00000012                                ;*** ADCR - Data Result Register; 0x00000012 ***


;*** ADCRH - Data Result High Register; 0x00000012 ***
ADCRH:              equ    $00000012                                ;*** ADCRH - Data Result High Register; 0x00000012 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
ADCRH_ADR8:         equ    0                                         ; ADC Result Data Bit 8
ADCRH_ADR9:         equ    1                                         ; ADC Result Data Bit 9
ADCRH_ADR10:        equ    2                                         ; ADC Result Data Bit 10
ADCRH_ADR11:        equ    3                                         ; ADC Result Data Bit 11
; bit position masks
mADCRH_ADR8:        equ    %00000001
mADCRH_ADR9:        equ    %00000010
mADCRH_ADR10:       equ    %00000100
mADCRH_ADR11:       equ    %00001000


;*** ADCRL - Data Result Low Register; 0x00000013 ***
ADCRL:              equ    $00000013                                ;*** ADCRL - Data Result Low Register; 0x00000013 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
ADCRL_ADR0:         equ    0                                         ; ADC Result Data Bit 0
ADCRL_ADR1:         equ    1                                         ; ADC Result Data Bit 1
ADCRL_ADR2:         equ    2                                         ; ADC Result Data Bit 2
ADCRL_ADR3:         equ    3                                         ; ADC Result Data Bit 3
ADCRL_ADR4:         equ    4                                         ; ADC Result Data Bit 4
ADCRL_ADR5:         equ    5                                         ; ADC Result Data Bit 5
ADCRL_ADR6:         equ    6                                         ; ADC Result Data Bit 6
ADCRL_ADR7:         equ    7                                         ; ADC Result Data Bit 7
; bit position masks
mADCRL_ADR0:        equ    %00000001
mADCRL_ADR1:        equ    %00000010
mADCRL_ADR2:        equ    %00000100
mADCRL_ADR3:        equ    %00001000
mADCRL_ADR4:        equ    %00010000
mADCRL_ADR5:        equ    %00100000
mADCRL_ADR6:        equ    %01000000
mADCRL_ADR7:        equ    %10000000


;*** ADCCV - Compare Value Register; 0x00000014 ***
ADCCV:              equ    $00000014                                ;*** ADCCV - Compare Value Register; 0x00000014 ***


;*** ADCCVH - Compare Value High Register; 0x00000014 ***
ADCCVH:             equ    $00000014                                ;*** ADCCVH - Compare Value High Register; 0x00000014 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
ADCCVH_ADCV8:       equ    0                                         ; Compare Function Value 8
ADCCVH_ADCV9:       equ    1                                         ; Compare Function Value 9
ADCCVH_ADCV10:      equ    2                                         ; Compare Function Value 10
ADCCVH_ADCV11:      equ    3                                         ; Compare Function Value 11
; bit position masks
mADCCVH_ADCV8:      equ    %00000001
mADCCVH_ADCV9:      equ    %00000010
mADCCVH_ADCV10:     equ    %00000100
mADCCVH_ADCV11:     equ    %00001000


;*** ADCCVL - Compare Value Low Register; 0x00000015 ***
ADCCVL:             equ    $00000015                                ;*** ADCCVL - Compare Value Low Register; 0x00000015 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
ADCCVL_ADCV0:       equ    0                                         ; Compare Function Value 0
ADCCVL_ADCV1:       equ    1                                         ; Compare Function Value 1
ADCCVL_ADCV2:       equ    2                                         ; Compare Function Value 2
ADCCVL_ADCV3:       equ    3                                         ; Compare Function Value 3
ADCCVL_ADCV4:       equ    4                                         ; Compare Function Value 4
ADCCVL_ADCV5:       equ    5                                         ; Compare Function Value 5
ADCCVL_ADCV6:       equ    6                                         ; Compare Function Value 6
ADCCVL_ADCV7:       equ    7                                         ; Compare Function Value 7
; bit position masks
mADCCVL_ADCV0:      equ    %00000001
mADCCVL_ADCV1:      equ    %00000010
mADCCVL_ADCV2:      equ    %00000100
mADCCVL_ADCV3:      equ    %00001000
mADCCVL_ADCV4:      equ    %00010000
mADCCVL_ADCV5:      equ    %00100000
mADCCVL_ADCV6:      equ    %01000000
mADCCVL_ADCV7:      equ    %10000000


;*** ADCCFG - Configuration Register; 0x00000016 ***
ADCCFG:             equ    $00000016                                ;*** ADCCFG - Configuration Register; 0x00000016 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
ADCCFG_ADICLK0:     equ    0                                         ; Input Clock Select Bit 0
ADCCFG_ADICLK1:     equ    1                                         ; Input Clock Select Bit 1
ADCCFG_MODE0:       equ    2                                         ; Conversion Mode Selection Bit 0
ADCCFG_MODE1:       equ    3                                         ; Conversion Mode Selection Bit 1
ADCCFG_ADLSMP:      equ    4                                         ; Long Sample Time Configuration
ADCCFG_ADIV0:       equ    5                                         ; Clock Divide Select Bit 0
ADCCFG_ADIV1:       equ    6                                         ; Clock Divide Select Bit 1
ADCCFG_ADLPC:       equ    7                                         ; Low Power Configuration
; bit position masks
mADCCFG_ADICLK0:    equ    %00000001
mADCCFG_ADICLK1:    equ    %00000010
mADCCFG_MODE0:      equ    %00000100
mADCCFG_MODE1:      equ    %00001000
mADCCFG_ADLSMP:     equ    %00010000
mADCCFG_ADIV0:      equ    %00100000
mADCCFG_ADIV1:      equ    %01000000
mADCCFG_ADLPC:      equ    %10000000


;*** APCTL1 - Pin Control 1 Register; 0x00000017 ***
APCTL1:             equ    $00000017                                ;*** APCTL1 - Pin Control 1 Register; 0x00000017 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
APCTL1_ADPC0:       equ    0                                         ; ADC Pin Control 0 - ADPC0 is used to control the pin associated with channel AD0
APCTL1_ADPC1:       equ    1                                         ; ADC Pin Control 1 - ADPC1 is used to control the pin associated with channel AD1
APCTL1_ADPC2:       equ    2                                         ; ADC Pin Control 2 - ADPC2 is used to control the pin associated with channel AD2
APCTL1_ADPC3:       equ    3                                         ; ADC Pin Control 3 - ADPC3 is used to control the pin associated with channel AD3
APCTL1_ADPC4:       equ    4                                         ; ADC Pin Control 4 - ADPC4 is used to control the pin associated with channel AD4
APCTL1_ADPC5:       equ    5                                         ; ADC Pin Control 5 - ADPC5 is used to control the pin associated with channel AD5
APCTL1_ADPC6:       equ    6                                         ; ADC Pin Control 6 - ADPC6 is used to control the pin associated with channel AD6
APCTL1_ADPC7:       equ    7                                         ; ADC Pin Control 7 - ADPC7 is used to control the pin associated with channel AD7
; bit position masks
mAPCTL1_ADPC0:      equ    %00000001
mAPCTL1_ADPC1:      equ    %00000010
mAPCTL1_ADPC2:      equ    %00000100
mAPCTL1_ADPC3:      equ    %00001000
mAPCTL1_ADPC4:      equ    %00010000
mAPCTL1_ADPC5:      equ    %00100000
mAPCTL1_ADPC6:      equ    %01000000
mAPCTL1_ADPC7:      equ    %10000000


;*** APCTL2 - Pin Control 2 Register; 0x00000018 ***
APCTL2:             equ    $00000018                                ;*** APCTL2 - Pin Control 2 Register; 0x00000018 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
APCTL2_ADPC8:       equ    0                                         ; ADC Pin Control 8 - ADPC8 is used to control the pin associated with channel AD8
APCTL2_ADPC9:       equ    1                                         ; ADC Pin Control 9 - ADPC9 is used to control the pin associated with channel AD9
APCTL2_ADPC10:      equ    2                                         ; ADC Pin Control 10 - ADPC10 is used to control the pin associated with channel AD10
APCTL2_ADPC11:      equ    3                                         ; ADC Pin Control 11 - ADPC11 is used to control the pin associated with channel AD11
APCTL2_ADPC12:      equ    4                                         ; ADC Pin Control 12 - ADPC12 is used to control the pin associated with channel AD12
APCTL2_ADPC13:      equ    5                                         ; ADC Pin Control 13 - ADPC13 is used to control the pin associated with channel AD13
APCTL2_ADPC14:      equ    6                                         ; ADC Pin Control 14 - ADPC14 is used to control the pin associated with channel AD14
APCTL2_ADPC15:      equ    7                                         ; ADC Pin Control 15 - ADPC15 is used to control the pin associated with channel AD15
; bit position masks
mAPCTL2_ADPC8:      equ    %00000001
mAPCTL2_ADPC9:      equ    %00000010
mAPCTL2_ADPC10:     equ    %00000100
mAPCTL2_ADPC11:     equ    %00001000
mAPCTL2_ADPC12:     equ    %00010000
mAPCTL2_ADPC13:     equ    %00100000
mAPCTL2_ADPC14:     equ    %01000000
mAPCTL2_ADPC15:     equ    %10000000


;*** APCTL3 - Pin Control 3 Register; 0x00000019 ***
APCTL3:             equ    $00000019                                ;*** APCTL3 - Pin Control 3 Register; 0x00000019 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
APCTL3_ADPC16:      equ    0                                         ; ADC Pin Control 16 - ADPC16 is used to control the pin associated with channel AD16
APCTL3_ADPC17:      equ    1                                         ; ADC Pin Control 17 - ADPC17 is used to control the pin associated with channel AD17
APCTL3_ADPC18:      equ    2                                         ; ADC Pin Control 18 - ADPC18 is used to control the pin associated with channel AD18
APCTL3_ADPC19:      equ    3                                         ; ADC Pin Control 19 - ADPC19 is used to control the pin associated with channel AD19
APCTL3_ADPC20:      equ    4                                         ; ADC Pin Control 20 - ADPC20 is used to control the pin associated with channel AD20
APCTL3_ADPC21:      equ    5                                         ; ADC Pin Control 21 - ADPC21 is used to control the pin associated with channel AD21
APCTL3_ADPC22:      equ    6                                         ; ADC Pin Control 22 - ADPC22 is used to control the pin associated with channel AD22
APCTL3_ADPC23:      equ    7                                         ; ADC Pin Control 23 - ADPC23 is used to control the pin associated with channel AD23
; bit position masks
mAPCTL3_ADPC16:     equ    %00000001
mAPCTL3_ADPC17:     equ    %00000010
mAPCTL3_ADPC18:     equ    %00000100
mAPCTL3_ADPC19:     equ    %00001000
mAPCTL3_ADPC20:     equ    %00010000
mAPCTL3_ADPC21:     equ    %00100000

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩毛片视频在线看| 国产一区欧美日韩| 亚洲综合色成人| 最新久久zyz资源站| 国产欧美日韩亚州综合| 美女网站一区二区| 蜜桃av一区二区在线观看| 日韩成人精品在线观看| 毛片av一区二区三区| 美美哒免费高清在线观看视频一区二区 | 99久久er热在这里只有精品15| 国产精品一级黄| 成人午夜免费av| jvid福利写真一区二区三区| av福利精品导航| 色www精品视频在线观看| 在线视频一区二区三区| 欧美日韩精品福利| 欧美成人vps| 国产亚洲一区二区三区| 国产精品久久三区| 亚洲一区二区精品3399| 人人超碰91尤物精品国产| 看国产成人h片视频| 国产精品一区二区你懂的| 成人黄色电影在线| 在线观看国产一区二区| 欧美国产成人在线| av成人老司机| 91福利视频网站| 欧美无乱码久久久免费午夜一区| 欧美亚洲国产一区在线观看网站| 欧美三级蜜桃2在线观看| 欧美一区二区三区男人的天堂| 欧美大肚乱孕交hd孕妇| 久久亚洲精品小早川怜子| 国产精品乱人伦一区二区| 亚洲资源在线观看| 久久国产成人午夜av影院| av电影天堂一区二区在线| 欧美夫妻性生活| 亚洲国产精品国自产拍av| 亚洲图片有声小说| 国产成人精品一区二区三区网站观看| 波多野洁衣一区| 欧美一级片在线看| 自拍视频在线观看一区二区| 日韩激情视频在线观看| 成人av在线影院| 91精品国产色综合久久不卡电影 | 亚洲手机成人高清视频| 日韩国产在线观看| 97精品视频在线观看自产线路二 | 美女视频一区二区三区| 97se亚洲国产综合自在线| 日韩一区二区三区视频在线观看| 国产精品第一页第二页第三页| 亚洲成人动漫av| 9i看片成人免费高清| 日韩欧美国产一区二区三区| 亚洲美女少妇撒尿| 国产精品自在在线| 欧美精品成人一区二区三区四区| 国产精品成人午夜| 精品一二三四区| 欧美精品丝袜久久久中文字幕| 中文字幕在线不卡| 国产一区高清在线| 欧美二区三区91| 一区二区三区在线观看国产| 成人免费三级在线| 26uuu亚洲综合色欧美| 午夜成人免费视频| 欧美午夜电影网| 成人免费一区二区三区在线观看| 韩日精品视频一区| 欧美一级欧美三级在线观看 | 色综合久久88色综合天天6 | 久久99国产精品免费网站| 欧日韩精品视频| 日韩一区欧美小说| 成人一区二区三区视频在线观看| 日韩欧美二区三区| 日韩电影在线观看电影| 欧美色欧美亚洲另类二区| 亚洲欧美日韩一区| 91香蕉视频mp4| 国产精品久久看| 丁香婷婷综合五月| 一区二区三区精品视频| 一区二区三区欧美| 盗摄精品av一区二区三区| 欧美电影免费观看高清完整版在线观看 | 成人18精品视频| 久久亚洲春色中文字幕久久久| 日韩精品三区四区| 欧美精品成人一区二区三区四区| 亚洲无人区一区| 欧美色图一区二区三区| 国内精品伊人久久久久av影院 | 337p日本欧洲亚洲大胆精品 | 91一区一区三区| 亚洲欧洲精品一区二区三区不卡| 成人午夜免费视频| 国产精品久久久久影院老司| 成人午夜激情片| ...xxx性欧美| 色天天综合色天天久久| 亚洲一区二区视频| 欧美日韩精品久久久| 午夜精品久久久久久久| 欧美一区二区三区不卡| 精品一区二区三区香蕉蜜桃| 亚洲精品一区二区三区四区高清 | 久久综合中文字幕| 国产精品亚洲一区二区三区在线| 欧美激情综合在线| 99精品国产99久久久久久白柏| 136国产福利精品导航| 一本高清dvd不卡在线观看| 亚洲综合清纯丝袜自拍| 欧美久久久久久久久中文字幕| 日本视频中文字幕一区二区三区| 欧美va亚洲va香蕉在线| 国产成人综合精品三级| 综合色中文字幕| 欧美亚洲图片小说| 麻豆91小视频| 国产精品入口麻豆原神| 欧洲激情一区二区| 精彩视频一区二区| 国产精品久久久久aaaa樱花| 欧美三级电影网站| 麻豆成人av在线| 中文字幕一区二区三区精华液| 欧美日韩精品专区| 国产精品香蕉一区二区三区| 亚洲精品乱码久久久久久| 91国偷自产一区二区使用方法| 蜜桃av噜噜一区二区三区小说| 国产三级精品视频| 欧美亚洲综合网| 国产一区二区三区免费在线观看| 亚洲欧洲日韩综合一区二区| 欧美剧在线免费观看网站| 国产精品一区二区男女羞羞无遮挡| 亚洲日本成人在线观看| 日韩一卡二卡三卡国产欧美| 成人免费视频caoporn| 日韩二区三区四区| 中文字幕一区日韩精品欧美| 91精品国产综合久久香蕉麻豆 | 欧美区视频在线观看| 国产一区二区三区久久久| 依依成人精品视频| 精品国产91洋老外米糕| 日本黄色一区二区| 国产在线播精品第三| 亚洲国产一区二区视频| 久久精品无码一区二区三区| 欧美日韩久久不卡| 99久久综合精品| 国产在线视视频有精品| 五月婷婷另类国产| 综合欧美亚洲日本| 欧美绝品在线观看成人午夜影视| 久久久精品国产免大香伊| 一本大道久久精品懂色aⅴ| 欧美aaaaa成人免费观看视频| 成人免费在线观看入口| 久久亚洲综合av| 欧美精品少妇一区二区三区| 91网站最新网址| 国产成人亚洲综合a∨婷婷图片| 日韩主播视频在线| 悠悠色在线精品| 久久久久久久久久久电影| 欧美精品九九99久久| 91免费版pro下载短视频| 国产精品一品视频| 极品少妇xxxx精品少妇偷拍| 石原莉奈在线亚洲二区| 亚洲精品视频在线| 国产精品久久三区| 国产女人18水真多18精品一级做| 欧美一卡在线观看| 91.xcao| 欧美日韩精品福利| 欧美亚洲一区二区在线观看| 色婷婷综合久久久中文一区二区 | 欧美电影免费观看完整版| 欧美日韩dvd在线观看| 色婷婷av一区二区三区大白胸| 懂色av一区二区三区免费看| 国产黄人亚洲片| 国产盗摄一区二区三区| 久久91精品久久久久久秒播| 久久国产精品99精品国产| 免费在线一区观看| 美日韩黄色大片|