亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? mc9s08qe128.inc

?? M68HC08及HCS08系列單片機bootloader引導程序源碼/示例
?? INC
?? 第 1 頁 / 共 5 頁
字號:
SCI1C2_RIE:         equ    5                                         ; Receiver Interrupt Enable (for RDRF)
SCI1C2_TCIE:        equ    6                                         ; Transmission Complete Interrupt Enable (for TC)
SCI1C2_TIE:         equ    7                                         ; Transmit Interrupt Enable (for TDRE)
; bit position masks
mSCI1C2_SBK:        equ    %00000001
mSCI1C2_RWU:        equ    %00000010
mSCI1C2_RE:         equ    %00000100
mSCI1C2_TE:         equ    %00001000
mSCI1C2_ILIE:       equ    %00010000
mSCI1C2_RIE:        equ    %00100000
mSCI1C2_TCIE:       equ    %01000000
mSCI1C2_TIE:        equ    %10000000


;*** SCI1S1 - SCI1 Status Register 1; 0x00000024 ***
SCI1S1:             equ    $00000024                                ;*** SCI1S1 - SCI1 Status Register 1; 0x00000024 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
SCI1S1_PF:          equ    0                                         ; Parity Error Flag
SCI1S1_FE:          equ    1                                         ; Framing Error Flag
SCI1S1_NF:          equ    2                                         ; Noise Flag
SCI1S1_OR:          equ    3                                         ; Receiver Overrun Flag
SCI1S1_IDLE:        equ    4                                         ; Idle Line Flag
SCI1S1_RDRF:        equ    5                                         ; Receive Data Register Full Flag
SCI1S1_TC:          equ    6                                         ; Transmission Complete Flag
SCI1S1_TDRE:        equ    7                                         ; Transmit Data Register Empty Flag
; bit position masks
mSCI1S1_PF:         equ    %00000001
mSCI1S1_FE:         equ    %00000010
mSCI1S1_NF:         equ    %00000100
mSCI1S1_OR:         equ    %00001000
mSCI1S1_IDLE:       equ    %00010000
mSCI1S1_RDRF:       equ    %00100000
mSCI1S1_TC:         equ    %01000000
mSCI1S1_TDRE:       equ    %10000000


;*** SCI1S2 - SCI1 Status Register 2; 0x00000025 ***
SCI1S2:             equ    $00000025                                ;*** SCI1S2 - SCI1 Status Register 2; 0x00000025 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
SCI1S2_RAF:         equ    0                                         ; Receiver Active Flag
SCI1S2_LBKDE:       equ    1                                         ; LIN Break Detection Enable
SCI1S2_BRK13:       equ    2                                         ; Break Character Generation Length
SCI1S2_RWUID:       equ    3                                         ; Receive Wake Up Idle Detect
SCI1S2_RXINV:       equ    4                                         ; Receive Data Inversion
SCI1S2_RXEDGIF:     equ    6                                         ; RxD Pin Active Edge Interrupt Flag
SCI1S2_LBKDIF:      equ    7                                         ; LIN Break Detect Interrupt Flag
; bit position masks
mSCI1S2_RAF:        equ    %00000001
mSCI1S2_LBKDE:      equ    %00000010
mSCI1S2_BRK13:      equ    %00000100
mSCI1S2_RWUID:      equ    %00001000
mSCI1S2_RXINV:      equ    %00010000
mSCI1S2_RXEDGIF:    equ    %01000000
mSCI1S2_LBKDIF:     equ    %10000000


;*** SCI1C3 - SCI1 Control Register 3; 0x00000026 ***
SCI1C3:             equ    $00000026                                ;*** SCI1C3 - SCI1 Control Register 3; 0x00000026 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
SCI1C3_PEIE:        equ    0                                         ; Parity Error Interrupt Enable
SCI1C3_FEIE:        equ    1                                         ; Framing Error Interrupt Enable
SCI1C3_NEIE:        equ    2                                         ; Noise Error Interrupt Enable
SCI1C3_ORIE:        equ    3                                         ; Overrun Interrupt Enable
SCI1C3_TXINV:       equ    4                                         ; Transmit Data Inversion
SCI1C3_TXDIR:       equ    5                                         ; TxD Pin Direction in Single-Wire Mode
SCI1C3_T8:          equ    6                                         ; Ninth Data Bit for Transmitter
SCI1C3_R8:          equ    7                                         ; Ninth Data Bit for Receiver
; bit position masks
mSCI1C3_PEIE:       equ    %00000001
mSCI1C3_FEIE:       equ    %00000010
mSCI1C3_NEIE:       equ    %00000100
mSCI1C3_ORIE:       equ    %00001000
mSCI1C3_TXINV:      equ    %00010000
mSCI1C3_TXDIR:      equ    %00100000
mSCI1C3_T8:         equ    %01000000
mSCI1C3_R8:         equ    %10000000


;*** SCI1D - SCI1 Data Register; 0x00000027 ***
SCI1D:              equ    $00000027                                ;*** SCI1D - SCI1 Data Register; 0x00000027 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
SCI1D_R0_T0:        equ    0                                         ; Receive/Transmit Data Bit 0
SCI1D_R1_T1:        equ    1                                         ; Receive/Transmit Data Bit 1
SCI1D_R2_T2:        equ    2                                         ; Receive/Transmit Data Bit 2
SCI1D_R3_T3:        equ    3                                         ; Receive/Transmit Data Bit 3
SCI1D_R4_T4:        equ    4                                         ; Receive/Transmit Data Bit 4
SCI1D_R5_T5:        equ    5                                         ; Receive/Transmit Data Bit 5
SCI1D_R6_T6:        equ    6                                         ; Receive/Transmit Data Bit 6
SCI1D_R7_T7:        equ    7                                         ; Receive/Transmit Data Bit 7
; bit position masks
mSCI1D_R0_T0:       equ    %00000001
mSCI1D_R1_T1:       equ    %00000010
mSCI1D_R2_T2:       equ    %00000100
mSCI1D_R3_T3:       equ    %00001000
mSCI1D_R4_T4:       equ    %00010000
mSCI1D_R5_T5:       equ    %00100000
mSCI1D_R6_T6:       equ    %01000000
mSCI1D_R7_T7:       equ    %10000000


;*** SPI1C1 - SPI1 Control Register 1; 0x00000028 ***
SPI1C1:             equ    $00000028                                ;*** SPI1C1 - SPI1 Control Register 1; 0x00000028 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
SPI1C1_LSBFE:       equ    0                                         ; LSB First (Shifter Direction)
SPI1C1_SSOE:        equ    1                                         ; Slave Select Output Enable
SPI1C1_CPHA:        equ    2                                         ; Clock Phase
SPI1C1_CPOL:        equ    3                                         ; Clock Polarity
SPI1C1_MSTR:        equ    4                                         ; Master/Slave Mode Select
SPI1C1_SPTIE:       equ    5                                         ; SPI Transmit Interrupt Enable
SPI1C1_SPE:         equ    6                                         ; SPI System Enable
SPI1C1_SPIE:        equ    7                                         ; SPI Interrupt Enable (for SPRF and MODF)
; bit position masks
mSPI1C1_LSBFE:      equ    %00000001
mSPI1C1_SSOE:       equ    %00000010
mSPI1C1_CPHA:       equ    %00000100
mSPI1C1_CPOL:       equ    %00001000
mSPI1C1_MSTR:       equ    %00010000
mSPI1C1_SPTIE:      equ    %00100000
mSPI1C1_SPE:        equ    %01000000
mSPI1C1_SPIE:       equ    %10000000


;*** SPI1C2 - SPI1 Control Register 2; 0x00000029 ***
SPI1C2:             equ    $00000029                                ;*** SPI1C2 - SPI1 Control Register 2; 0x00000029 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
SPI1C2_SPC0:        equ    0                                         ; SPI Pin Control 0
SPI1C2_SPISWAI:     equ    1                                         ; SPI Stop in Wait Mode
SPI1C2_BIDIROE:     equ    3                                         ; Bidirectional Mode Output Enable
SPI1C2_MODFEN:      equ    4                                         ; Master Mode-Fault Function Enable
; bit position masks
mSPI1C2_SPC0:       equ    %00000001
mSPI1C2_SPISWAI:    equ    %00000010
mSPI1C2_BIDIROE:    equ    %00001000
mSPI1C2_MODFEN:     equ    %00010000


;*** SPI1BR - SPI1 Baud Rate Register; 0x0000002A ***
SPI1BR:             equ    $0000002A                                ;*** SPI1BR - SPI1 Baud Rate Register; 0x0000002A ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
SPI1BR_SPR0:        equ    0                                         ; SPI Baud Rate Divisor Bit 0
SPI1BR_SPR1:        equ    1                                         ; SPI Baud Rate Divisor Bit 1
SPI1BR_SPR2:        equ    2                                         ; SPI Baud Rate Divisor Bit 2
SPI1BR_SPPR0:       equ    4                                         ; SPI Baud Rate Prescale Divisor Bit 0
SPI1BR_SPPR1:       equ    5                                         ; SPI Baud Rate Prescale Divisor Bit 1
SPI1BR_SPPR2:       equ    6                                         ; SPI Baud Rate Prescale Divisor Bit 2
; bit position masks
mSPI1BR_SPR0:       equ    %00000001
mSPI1BR_SPR1:       equ    %00000010
mSPI1BR_SPR2:       equ    %00000100
mSPI1BR_SPPR0:      equ    %00010000
mSPI1BR_SPPR1:      equ    %00100000
mSPI1BR_SPPR2:      equ    %01000000


;*** SPI1S - SPI1 Status Register; 0x0000002B ***
SPI1S:              equ    $0000002B                                ;*** SPI1S - SPI1 Status Register; 0x0000002B ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
SPI1S_MODF:         equ    4                                         ; Master Mode Fault Flag
SPI1S_SPTEF:        equ    5                                         ; SPI Transmit Buffer Empty Flag
SPI1S_SPRF:         equ    7                                         ; SPI Read Buffer Full Flag
; bit position masks
mSPI1S_MODF:        equ    %00010000
mSPI1S_SPTEF:       equ    %00100000
mSPI1S_SPRF:        equ    %10000000


;*** SPI1D - SPI1 Data Register; 0x0000002D ***
SPI1D:              equ    $0000002D                                ;*** SPI1D - SPI1 Data Register; 0x0000002D ***


;*** PTJD - Port J Data Register; 0x0000002E ***
PTJD:               equ    $0000002E                                ;*** PTJD - Port J Data Register; 0x0000002E ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
PTJD_PTJD0:         equ    0                                         ; Port J Data Register Bit 0
PTJD_PTJD1:         equ    1                                         ; Port J Data Register Bit 1
PTJD_PTJD2:         equ    2                                         ; Port J Data Register Bit 2
PTJD_PTJD3:         equ    3                                         ; Port J Data Register Bit 3
PTJD_PTJD4:         equ    4                                         ; Port J Data Register Bit 4
PTJD_PTJD5:         equ    5                                         ; Port J Data Register Bit 5
PTJD_PTJD6:         equ    6                                         ; Port J Data Register Bit 6
PTJD_PTJD7:         equ    7                                         ; Port J Data Register Bit 7
; bit position masks
mPTJD_PTJD0:        equ    %00000001
mPTJD_PTJD1:        equ    %00000010
mPTJD_PTJD2:        equ    %00000100
mPTJD_PTJD3:        equ    %00001000
mPTJD_PTJD4:        equ    %00010000
mPTJD_PTJD5:        equ    %00100000
mPTJD_PTJD6:        equ    %01000000
mPTJD_PTJD7:        equ    %10000000


;*** PTJDD - Port J Data Direction Register; 0x0000002F ***
PTJDD:              equ    $0000002F                                ;*** PTJDD - Port J Data Direction Register; 0x0000002F ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
PTJDD_PTJDD0:       equ    0                                         ; Data Direction for Port J Bit 0
PTJDD_PTJDD1:       equ    1                                         ; Data Direction for Port J Bit 1
PTJDD_PTJDD2:       equ    2                                         ; Data Direction for Port J Bit 2
PTJDD_PTJDD3:       equ    3                                         ; Data Direction for Port J Bit 3
PTJDD_PTJDD4:       equ    4                                         ; Data Direction for Port J Bit 4
PTJDD_PTJDD5:       equ    5                                         ; Data Direction for Port J Bit 5
PTJDD_PTJDD6:       equ    6                                         ; Data Direction for Port J Bit 6
PTJDD_PTJDD7:       equ    7                                         ; Data Direction for Port J Bit 7
; bit position masks
mPTJDD_PTJDD0:      equ    %00000001
mPTJDD_PTJDD1:      equ    %00000010
mPTJDD_PTJDD2:      equ    %00000100
mPTJDD_PTJDD3:      equ    %00001000
mPTJDD_PTJDD4:      equ    %00010000
mPTJDD_PTJDD5:      equ    %00100000
mPTJDD_P

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品久久久久影院亚瑟 | 日韩高清国产一区在线| 亚洲综合视频网| 视频精品一区二区| 国产中文字幕精品| av在线不卡网| 91麻豆精品国产自产在线观看一区| 日韩欧美在线影院| 欧美国产亚洲另类动漫| 亚洲午夜电影在线| 欧美亚洲高清一区| 91麻豆精品国产91久久久资源速度| 欧美mv日韩mv国产网站app| 中文字幕免费一区| 天天操天天色综合| 国产精品1区2区| 欧美性受xxxx| 国产网红主播福利一区二区| 亚洲国产精品一区二区www在线 | 日韩一卡二卡三卡四卡| 欧美激情中文不卡| 亚洲成a人片综合在线| 国产成人在线色| 在线综合+亚洲+欧美中文字幕| 中文字幕第一页久久| 日本中文字幕一区二区视频| 成人小视频在线| 日韩亚洲欧美综合| 亚洲男人的天堂在线aⅴ视频| 精品一区二区在线看| 91久久精品午夜一区二区| 久久久国产午夜精品| 亚洲国产你懂的| www.66久久| 精品久久久久久久久久久院品网 | 一本大道综合伊人精品热热| 2021久久国产精品不只是精品| 一区二区成人在线视频| 国产成人av福利| 日韩欧美亚洲国产另类 | 日本精品一区二区三区高清| 久久综合九色综合欧美就去吻| 亚洲成av人影院| 99在线热播精品免费| 精品久久久三级丝袜| 亚洲成人免费在线| 99久久婷婷国产综合精品电影 | 国产成人精品三级| 欧美日韩亚洲综合一区| 亚洲黄色在线视频| av男人天堂一区| 国产欧美在线观看一区| 精品写真视频在线观看| 欧美一区二区三区免费大片 | 91久久精品日日躁夜夜躁欧美| 国产精品免费丝袜| 日韩精品一区二区三区蜜臀| 亚洲一区二区四区蜜桃| 久久成人18免费观看| 欧美欧美欧美欧美| 亚洲品质自拍视频| 99久久久久久| 日韩美女视频19| 波多野结衣中文字幕一区| 中文字幕第一区综合| 国产一区二区视频在线播放| 夜夜亚洲天天久久| 99久久精品国产一区二区三区| 国产三级欧美三级| 国产精品一区二区视频| 久久久久久久久免费| 国产精品一二三区在线| 精品sm在线观看| 精品一区二区三区久久| 欧美zozozo| 狠狠狠色丁香婷婷综合久久五月| 精品奇米国产一区二区三区| 久久99国产精品免费| 精品第一国产综合精品aⅴ| 老司机精品视频在线| 在线不卡免费av| 日本va欧美va精品| 欧美成人a∨高清免费观看| 免费亚洲电影在线| 久久伊人中文字幕| 国产高清不卡一区二区| 中日韩av电影| 91亚洲精品久久久蜜桃网站| 亚洲乱码国产乱码精品精98午夜| 日本精品免费观看高清观看| 亚洲一区二区三区在线看| 欧美人与性动xxxx| 久久不见久久见免费视频1| 国产亚洲婷婷免费| gogo大胆日本视频一区| 一区二区不卡在线视频 午夜欧美不卡在 | 国产河南妇女毛片精品久久久| 中文字幕 久热精品 视频在线| 不卡一卡二卡三乱码免费网站| 亚洲精品亚洲人成人网在线播放| 欧美亚洲国产一区二区三区| 午夜精品福利一区二区蜜股av| 欧美电影在线免费观看| 美女一区二区视频| 精品蜜桃在线看| 成人动漫精品一区二区| 亚洲一区二区三区中文字幕在线| 制服丝袜在线91| 国产一区二区在线免费观看| 国产精品毛片久久久久久| 色综合色狠狠综合色| 首页综合国产亚洲丝袜| 久久久精品一品道一区| 91福利精品视频| 毛片一区二区三区| 亚洲欧美一区二区在线观看| 欧美亚洲综合一区| 久久99精品国产91久久来源| 亚洲欧美一区二区三区极速播放| 欧美老年两性高潮| 在线亚洲+欧美+日本专区| 亚洲图片欧美色图| 精品国免费一区二区三区| 99热国产精品| 日本vs亚洲vs韩国一区三区二区| 日本一区二区成人在线| 欧美日韩国产精选| 成人免费观看视频| 日本强好片久久久久久aaa| 国产日韩欧美综合在线| 欧美日韩一级片在线观看| 懂色av噜噜一区二区三区av| 亚洲成人在线网站| 国产欧美视频一区二区三区| 在线播放91灌醉迷j高跟美女| 大尺度一区二区| 麻豆一区二区三区| 亚洲欧美日本在线| 精品国产免费人成在线观看| 色婷婷久久久久swag精品| 国产精品911| 日韩av不卡一区二区| 亚洲免费观看在线视频| 久久综合精品国产一区二区三区 | 亚洲精品国产品国语在线app| 精品粉嫩超白一线天av| 精品视频123区在线观看| 成人午夜视频福利| 精品一区二区三区在线视频| 亚洲午夜在线观看视频在线| 国产精品美女久久久久久久久 | 国模少妇一区二区三区| 首页亚洲欧美制服丝腿| 亚洲欧美电影一区二区| 久久色.com| 日韩一区二区免费在线电影| 91免费小视频| 成人sese在线| 国产高清久久久| 国产精品一二三| 精品在线播放午夜| 美女在线视频一区| 午夜精品在线视频一区| 国产精品久久久久久久久免费樱桃| 日韩欧美视频一区| 91麻豆精品国产自产在线观看一区 | 久久久久99精品国产片| 欧美xingq一区二区| 制服丝袜日韩国产| 欧美日韩一区二区在线观看视频| www.亚洲在线| eeuss鲁片一区二区三区在线观看 eeuss鲁片一区二区三区在线看 | 国产综合久久久久影院| 久久99精品久久久久久| 蜜桃视频一区二区三区| 视频一区视频二区中文字幕| 亚洲国产精品久久不卡毛片| 一区二区三区四区亚洲| 亚洲精品一卡二卡| 亚洲自拍偷拍图区| 一区二区三区四区乱视频| 亚洲视频免费在线| 亚洲女厕所小便bbb| 亚洲人成在线观看一区二区| 亚洲视频一区在线| 一区二区三区四区亚洲| 国产精品2024| 国产成人精品www牛牛影视| 国产精品 日产精品 欧美精品| 国产成人综合亚洲91猫咪| 国产精品18久久久久久久网站| 国产mv日韩mv欧美| av亚洲精华国产精华精华 | 亚洲色图制服诱惑| 亚洲乱码日产精品bd| 亚洲一区二区美女| 五月天一区二区| 久久精品国产一区二区三| 国内欧美视频一区二区| 成人一级片在线观看|