亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? s3c4510b.h

?? UBOOT 源碼
?? H
字號:
#ifndef __HW_S3C4510_H#define __HW_S3C4510_H/* * Copyright (c) 2004	Cucy Systems (http://www.cucy.com) * Curt Brune <curt@cucy.com> * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * Description:   Samsung S3C4510B register layout *//*------------------------------------------------------------------------ *	  ASIC Address Definition *----------------------------------------------------------------------*//* L1 8KB on chip SRAM base address */#define SRAM_BASE       (0x03fe0000)/* Special Register Start Address After System Reset */#define REG_BASE	(0x03ff0000)#define SPSTR      	(REG_BASE)/* *********************** *//* System Manager Register *//* *********************** */#define REG_SYSCFG	(REG_BASE+0x0000)#define REG_CLKCON      (REG_BASE+0x3000)#define REG_EXTACON0	(REG_BASE+0x3008)#define REG_EXTACON1	(REG_BASE+0x300c)#define REG_EXTDBWTH	(REG_BASE+0x3010)#define REG_ROMCON0	(REG_BASE+0x3014)#define REG_ROMCON1	(REG_BASE+0x3018)#define REG_ROMCON2	(REG_BASE+0x301c)#define REG_ROMCON3	(REG_BASE+0x3020)#define REG_ROMCON4	(REG_BASE+0x3024)#define REG_ROMCON5	(REG_BASE+0x3028)#define REG_DRAMCON0	(REG_BASE+0x302c)#define REG_DRAMCON1	(REG_BASE+0x3030)#define REG_DRAMCON2	(REG_BASE+0x3034)#define REG_DRAMCON3	(REG_BASE+0x3038)#define REG_REFEXTCON	(REG_BASE+0x303c)/* *********************** *//* Ethernet BDMA Register  *//* *********************** */#define REG_BDMATXCON	(REG_BASE+0x9000)#define REG_BDMARXCON	(REG_BASE+0x9004)#define REG_BDMATXPTR	(REG_BASE+0x9008)#define REG_BDMARXPTR	(REG_BASE+0x900c)#define REG_BDMARXLSZ	(REG_BASE+0x9010)#define REG_BDMASTAT	(REG_BASE+0x9014)/* Content Address Memory */#define REG_CAM_BASE	(REG_BASE+0x9100)#define REG_BDMATXBUF	(REG_BASE+0x9200)#define REG_BDMARXBUF	(REG_BASE+0x9800)/* *********************** *//* Ethernet MAC Register   *//* *********************** */#define REG_MACCON	(REG_BASE+0xa000)#define REG_CAMCON	(REG_BASE+0xa004)#define REG_MACTXCON	(REG_BASE+0xa008)#define REG_MACTXSTAT	(REG_BASE+0xa00c)#define REG_MACRXCON	(REG_BASE+0xa010)#define REG_MACRXSTAT	(REG_BASE+0xa014)#define REG_STADATA	(REG_BASE+0xa018)#define REG_STACON	(REG_BASE+0xa01c)#define REG_CAMEN	(REG_BASE+0xa028)#define REG_EMISSCNT	(REG_BASE+0xa03c)#define REG_EPZCNT	(REG_BASE+0xa040)#define REG_ERMPZCNT	(REG_BASE+0xa044)#define REG_ETXSTAT	(REG_BASE+0x9040)#define REG_MACRXDESTR	(REG_BASE+0xa064)#define REG_MACRXSTATEM	(REG_BASE+0xa090)#define REG_MACRXFIFO	(REG_BASE+0xa200)/********************//* I2C Bus Register *//********************/#define REG_I2C_CON	(REG_BASE+0xf000)#define REG_I2C_BUF	(REG_BASE+0xf004)#define REG_I2C_PS	(REG_BASE+0xf008)#define REG_I2C_COUNT 	(REG_BASE+0xf00c)/********************//*    GDMA 0        *//********************/#define REG_GDMACON0	(REG_BASE+0xb000)#define REG_GDMA0_RUN_ENABLE (REG_BASE+0xb020)#define REG_GDMASRC0	(REG_BASE+0xb004)#define REG_GDMADST0	(REG_BASE+0xb008)#define REG_GDMACNT0	(REG_BASE+0xb00c)/********************//*    GDMA 1        *//********************/#define REG_GDMACON1	(REG_BASE+0xc000)#define REG_GDMA1_RUN_ENABLE (REG_BASE+0xc020)#define REG_GDMASRC1	(REG_BASE+0xc004)#define REG_GDMADST1	(REG_BASE+0xc008)#define REG_GDMACNT1	(REG_BASE+0xc00c)/********************//*      UART 0      *//********************/#define UART0_BASE       (REG_BASE+0xd000)#define REG_UART0_LCON   (REG_BASE+0xd000)#define REG_UART0_CTRL   (REG_BASE+0xd004)#define REG_UART0_STAT   (REG_BASE+0xd008)#define REG_UART0_TXB    (REG_BASE+0xd00c)#define REG_UART0_RXB    (REG_BASE+0xd010)#define REG_UART0_BAUD_DIV    (REG_BASE+0xd014)#define REG_UART0_BAUD_CNT    (REG_BASE+0xd018)#define REG_UART0_BAUD_CLK    (REG_BASE+0xd01C)/********************//*     UART 1       *//********************/#define UART1_BASE       (REG_BASE+0xe000)#define REG_UART1_LCON   (REG_BASE+0xe000)#define REG_UART1_CTRL   (REG_BASE+0xe004)#define REG_UART1_STAT   (REG_BASE+0xe008)#define REG_UART1_TXB    (REG_BASE+0xe00c)#define REG_UART1_RXB    (REG_BASE+0xe010)#define REG_UART1_BAUD_DIV    (REG_BASE+0xe014)#define REG_UART1_BAUD_CNT    (REG_BASE+0xe018)#define REG_UART1_BAUD_CLK    (REG_BASE+0xe01C)/********************//*  Timer Register  *//********************/#define REG_TMOD  	(REG_BASE+0x6000)#define REG_TDATA0	(REG_BASE+0x6004)#define REG_TDATA1	(REG_BASE+0x6008)#define REG_TCNT0	(REG_BASE+0x600c)#define REG_TCNT1	(REG_BASE+0x6010)/**********************//* I/O Port Interface *//**********************/#define REG_IOPMODE	(REG_BASE+0x5000)#define REG_IOPCON  	(REG_BASE+0x5004)#define REG_IOPDATA 	(REG_BASE+0x5008)/*********************************//* Interrupt Controller Register *//*********************************/#define REG_INTMODE     (REG_BASE+0x4000)#define REG_INTPEND     (REG_BASE+0x4004)#define REG_INTMASK     (REG_BASE+0x4008)#define REG_INTPRI0     (REG_BASE+0x400c)#define REG_INTPRI1	(REG_BASE+0x4010)#define REG_INTPRI2	(REG_BASE+0x4014)#define REG_INTPRI3	(REG_BASE+0x4018)#define REG_INTPRI4	(REG_BASE+0x401c)#define REG_INTPRI5	(REG_BASE+0x4020)#define REG_INTOFFSET	(REG_BASE+0x4024)#define REG_INTPNDPRI	(REG_BASE+0x4028)#define REG_INTPNDTST	(REG_BASE+0x402C)/*********************************//* CACHE CONTROL MASKS           *//*********************************/#define CACHE_STALL      (0x00000001)#define CACHE_ENABLE     (0x00000002)#define CACHE_WRITE_BUFF (0x00000004)#define CACHE_MODE       (0x00000030)#define CACHE_MODE_00    (0x00000000)#define CACHE_MODE_01    (0x00000010)#define CACHE_MODE_10    (0x00000020)/*********************************//* CACHE RAM BASE ADDRESSES      *//*********************************/#define CACHE_SET0_RAM   (0x10000000)#define CACHE_SET1_RAM   (0x10800000)#define CACHE_TAG_RAM    (0x11000000)/*********************************//* CACHE_DISABLE MASK            *//*********************************/#define CACHE_DISABLE_MASK (0x04000000)#define GET_REG(reg)       (*((volatile u32 *)(reg)))#define PUT_REG(reg, val)  (*((volatile u32 *)(reg)) = ((u32)(val)))#define SET_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) |  mask))#define CLR_REG(reg, mask) (PUT_REG((reg), GET_REG((reg)) & ~mask))#define PUT_U16(reg, val)  (*((volatile u16 *)(reg)) = ((u16)(val)))#define PUT__U8(reg, val)  (*((volatile u8  *)(reg)) = (( u8)((val)&0xFF)))#define GET__U8(reg)       (*((volatile u8  *)(reg)))#define PUT_LED(val)       (PUT_REG(REG_IOPDATA, (~val)&0xFF))#define GET_LED()          ((~GET_REG( REG_IOPDATA)) & 0xFF)#define SET_LED(val)       { u32 led = GET_LED(); led |= 1 << (val);  PUT_LED( led); }#define CLR_LED(val)       { u32 led = GET_LED(); led &= ~(1 << (val));  PUT_LED( led); }/***********************************//* CLOCK CONSTANTS -- 50 MHz Clock *//***********************************/#define CLK_FREQ_MHZ       (50)#define t_data_us(t)       ((t)*CLK_FREQ_MHZ-1)   /* t is time tick,unit[us] */#define t_data_ms(t)       (t_data_us((t)*1000))  /* t is time tick,unit[ms] *//*********************************************************//*	       TIMER MODE REGISTER                       *//*********************************************************/#define  TM0_RUN      0x01  /* Timer 0 enable */#define  TM0_TOGGLE   0x02  /* 0, interval mode */#define  TM0_OUT_1    0x04  /* Timer 0 Initial TOUT0 value */#define  TM1_RUN      0x08  /* Timer 1 enable */#define  TM1_TOGGLE   0x10  /* 0, interval mode */#define  TM1_OUT_1    0x20  /* Timer 0 Initial TOUT0 value *//*********************************//* INTERRUPT SOURCES             *//*********************************/#define INT_EXTINT0	0#define INT_EXTINT1	1#define INT_EXTINT2	2#define INT_EXTINT3	3#define INT_UARTTX0	4#define INT_UARTRX0	5#define INT_UARTTX1	6#define INT_UARTRX1	7#define INT_GDMA0	8#define INT_GDMA1	9#define INT_TIMER0	10#define INT_TIMER1	11#define INT_HDLCTXA	12#define INT_HDLCRXA	13#define INT_HDLCTXB	14#define INT_HDLCRXB	15#define INT_BDMATX	16#define INT_BDMARX	17#define INT_MACTX	18#define INT_MACRX	19#define INT_IIC		20#define INT_GLOBAL	21#define N_IRQS         (21)#ifndef __ASSEMBLER__struct _irq_handler {	void                *m_data;	void (*m_func)( void *data);};#endif#endif /* __S3C4510_h */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一区二区视频观看视频| 日本高清不卡aⅴ免费网站| 91精品国产乱码| 日韩不卡一区二区三区| 欧美乱熟臀69xxxxxx| 日精品一区二区| 日韩欧美视频一区| 激情深爱一区二区| 国产日韩v精品一区二区| 大陆成人av片| 亚洲精品菠萝久久久久久久| 欧美日本不卡视频| 欧美bbbbb| 国产日产欧美一区| 91一区二区三区在线观看| 亚洲高清免费一级二级三级| 欧美一区二区私人影院日本| 国产电影一区二区三区| 亚洲欧洲av在线| 欧美日本一区二区在线观看| 国产伦精品一区二区三区视频青涩| 国产精品乱子久久久久| 欧美伊人精品成人久久综合97 | 欧美一区二区黄| 国产在线播放一区二区三区| 久久先锋资源网| 色综合视频一区二区三区高清| 日韩中文字幕不卡| 久久久久国产精品麻豆ai换脸 | 欧美一区二区播放| 国产成人午夜电影网| 亚洲综合在线五月| 精品欧美久久久| 色悠久久久久综合欧美99| 免费高清在线一区| 亚洲色图自拍偷拍美腿丝袜制服诱惑麻豆| 欧美日韩在线免费视频| 国产老肥熟一区二区三区| 亚洲欧美一区二区三区孕妇| 精品国产亚洲在线| 色婷婷亚洲一区二区三区| 久久精品国产网站| 亚洲一区二区偷拍精品| 久久精品一区二区三区四区| 欧美精品日日鲁夜夜添| 91视频一区二区| 国产成人免费在线观看| 奇米色777欧美一区二区| 亚洲免费视频成人| 中文字幕av资源一区| 日韩一区二区三区电影 | 国产91精品露脸国语对白| 天天综合色天天综合| 亚洲精品美腿丝袜| 久久综合九色综合97婷婷女人 | 国产一区免费电影| 亚洲成人精品影院| 国产精品久久久久影院老司| 国产午夜精品美女毛片视频| 日韩精品一区在线观看| 欧美精品第1页| 欧美亚洲免费在线一区| 99re这里只有精品首页| 成人午夜av电影| 国模大尺度一区二区三区| 日韩**一区毛片| 视频精品一区二区| 亚洲一区二区在线免费看| 亚洲欧美日韩一区二区三区在线观看| 欧美高清在线精品一区| 国产亚洲1区2区3区| 久久久久久久久久久电影| 精品国产一二三区| 精品国产一二三| 精品免费日韩av| 2020国产精品| 久久女同互慰一区二区三区| 2019国产精品| 欧美激情一区二区三区全黄| 国产偷国产偷亚洲高清人白洁 | 亚洲精品免费视频| 一区二区三区产品免费精品久久75| 亚洲视频资源在线| 自拍偷拍亚洲综合| 亚洲图片你懂的| 亚洲成人免费av| 免费美女久久99| 国精产品一区一区三区mba视频| 黑人巨大精品欧美一区| 国产福利不卡视频| 成人蜜臀av电影| 9l国产精品久久久久麻豆| 色综合一区二区| 欧美日韩视频在线第一区 | 国产69精品久久久久777| 国产98色在线|日韩| 99在线精品免费| 在线精品视频免费播放| 欧美亚洲高清一区二区三区不卡| 欧美日韩国产综合视频在线观看| 日韩一区二区在线免费观看| 久久精品视频免费| 国产精品国产a| 亚洲综合色自拍一区| 亚洲bt欧美bt精品777| 日韩精品一卡二卡三卡四卡无卡| 精品伊人久久久久7777人| 国产成人免费av在线| 91丨porny丨中文| 欧美日韩免费电影| wwwwxxxxx欧美| 亚洲精品一二三| 蜜臀av性久久久久蜜臀aⅴ流畅| 欧洲亚洲国产日韩| 69av一区二区三区| 久久精品日韩一区二区三区| 亚洲影院免费观看| 日本亚洲欧美天堂免费| 国产91精品免费| 欧美美女黄视频| 欧美国产精品劲爆| 午夜一区二区三区视频| 国产精品资源网| 欧美午夜电影一区| 久久久蜜桃精品| 亚洲国产精品久久久久秋霞影院| 国产综合一区二区| 91福利在线导航| 久久久久97国产精华液好用吗| 伊人婷婷欧美激情| 激情五月播播久久久精品| 91久久精品一区二区三| 久久伊99综合婷婷久久伊| 亚洲综合一区在线| 国产一区在线观看麻豆| 欧美日韩www| 亚洲精品久久7777| 国产一区二区电影| 欧美无人高清视频在线观看| 国产精品麻豆视频| 蜜臀av一区二区三区| 色狠狠桃花综合| 欧美高清在线一区二区| 捆绑变态av一区二区三区| 欧美亚洲免费在线一区| 国产精品伦理一区二区| 老司机免费视频一区二区| 欧美日韩亚洲国产综合| 亚洲欧美激情插| 欧美色欧美亚洲另类二区| 中文字幕中文字幕一区| 国产一区二区精品久久99| 欧美人狂配大交3d怪物一区| 亚洲精品成人悠悠色影视| 成人网男人的天堂| 久久久久久久久久美女| 免费成人在线网站| 欧美年轻男男videosbes| 亚洲久本草在线中文字幕| 成人激情黄色小说| 久久久久久久电影| 蜜桃视频在线观看一区二区| 欧美精品久久一区| 一区二区三区精品视频| 色丁香久综合在线久综合在线观看| 国产精品沙发午睡系列990531| 精品一二线国产| 日韩欧美国产综合| 蜜桃av噜噜一区| 日韩欧美高清在线| 六月丁香婷婷久久| 4hu四虎永久在线影院成人| 香蕉成人伊视频在线观看| 欧美日韩在线三区| 亚洲123区在线观看| 555夜色666亚洲国产免| 天堂蜜桃91精品| 日韩一区二区在线免费观看| 久久国产精品露脸对白| 精品国产免费久久 | 国产成人av影院| 欧美国产一区二区在线观看| 东方aⅴ免费观看久久av| 国产精品久久久久天堂| eeuss鲁片一区二区三区在线看| 亚洲欧美日韩中文字幕一区二区三区| 色综合久久久久网| 亚洲一区二区三区免费视频| 在线播放91灌醉迷j高跟美女| 裸体健美xxxx欧美裸体表演| 久久久国产精品麻豆| 成人国产免费视频| 亚洲激情图片qvod| 在线免费观看视频一区| 五月婷婷综合网| 国产亚洲短视频| 色欧美乱欧美15图片| 日韩av一二三| 中文成人av在线| 欧美日韩黄色一区二区|