亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? pci.c

?? UBOOT 源碼
?? C
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
/* PCI.c - PCI functions *//* Copyright - Galileo technology. */#include <common.h>#include <pci.h>#include <galileo/pci.h>static const unsigned char pci_irq_swizzle[2][PCI_MAX_DEVICES] = {#ifdef CONFIG_ZUMA_V2	{0, 0, 0, 0, 0, 0, 0, 29,[8 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 28,[8 ... PCI_MAX_DEVICES - 1] = 0}#else				/* EVB??? This is a guess */	{0, 0, 0, 0, 0, 0, 0, 27, 27,[9 ... PCI_MAX_DEVICES - 1] = 0},	{0, 0, 0, 0, 0, 0, 0, 29, 29,[9 ... PCI_MAX_DEVICES - 1] = 0}#endif};static const unsigned int pci_p2p_configuration_reg[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static const unsigned int pci_configuration_address[] = {	PCI_0CONFIGURATION_ADDRESS, PCI_1CONFIGURATION_ADDRESS};static const unsigned int pci_configuration_data[] = {	PCI_0CONFIGURATION_DATA_VIRTUAL_REGISTER,	PCI_1CONFIGURATION_DATA_VIRTUAL_REGISTER};static const unsigned int pci_error_cause_reg[] = {	PCI_0ERROR_CAUSE, PCI_1ERROR_CAUSE};static const unsigned int pci_arbiter_control[] = {	PCI_0ARBITER_CONTROL, PCI_1ARBITER_CONTROL};static const unsigned int pci_snoop_control_base_0_low[] = {	PCI_0SNOOP_CONTROL_BASE_0_LOW, PCI_1SNOOP_CONTROL_BASE_0_LOW};static const unsigned int pci_snoop_control_top_0[] = {	PCI_0SNOOP_CONTROL_TOP_0, PCI_1SNOOP_CONTROL_TOP_0};static const unsigned int pci_access_control_base_0_low[] = {	PCI_0ACCESS_CONTROL_BASE_0_LOW, PCI_1ACCESS_CONTROL_BASE_0_LOW};static const unsigned int pci_access_control_top_0[] = {	PCI_0ACCESS_CONTROL_TOP_0, PCI_1ACCESS_CONTROL_TOP_0};static const unsigned int pci_scs_bank_size[2][4] = {	{PCI_0SCS_0_BANK_SIZE, PCI_0SCS_1_BANK_SIZE,	 PCI_0SCS_2_BANK_SIZE, PCI_0SCS_3_BANK_SIZE},	{PCI_1SCS_0_BANK_SIZE, PCI_1SCS_1_BANK_SIZE,	 PCI_1SCS_2_BANK_SIZE, PCI_1SCS_3_BANK_SIZE}};static const unsigned int pci_p2p_configuration[] = {	PCI_0P2P_CONFIGURATION, PCI_1P2P_CONFIGURATION};static unsigned int local_buses[] = { 0, 0 };/********************************************************************* pciWriteConfigReg - Write to a PCI configuration register*                    - Make sure the GT is configured as a master before writing*                      to another device on the PCI.*                    - The function takes care of Big/Little endian conversion.*** Inputs:   unsigned int regOffset: The register offset as it apears in the GT spec*                   (or any other PCI device spec)*           pciDevNum: The device number needs to be addressed.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/void pciWriteConfigReg (PCI_HOST host, unsigned int regOffset,			unsigned int pciDevNum, unsigned int data){	volatile unsigned int DataForAddrReg;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	unsigned int addr;	if (pciDevNum > 32)	/* illegal device Number */		return;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &addr);	if (addr != DataForAddrReg)		return;	GT_REG_WRITE (pci_configuration_data[host], data);}/********************************************************************* pciReadConfigReg  - Read from a PCI0 configuration register*                    - Make sure the GT is configured as a master before reading*                     from another device on the PCI.*                   - The function takes care of Big/Little endian conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec)*           pciDevNum: The device number needs to be addressed.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|00|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciReadConfigReg (PCI_HOST host, unsigned int regOffset,			       unsigned int pciDevNum){	volatile unsigned int DataForAddrReg;	unsigned int data;	unsigned int functionNum;	unsigned int busNum = PCI_BUS (pciDevNum);	if (pciDevNum > 32)	/* illegal device Number */		return 0xffffffff;	if (pciDevNum == SELF) {	/* configure our configuration space. */		pciDevNum =			(GTREGREAD (pci_p2p_configuration_reg[host]) >> 24) &			0x1f;		busNum = GTREGREAD (pci_p2p_configuration_reg[host]) &			0xff0000;	}	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xfc;	DataForAddrReg =		(regOffset | pciDevNum | functionNum | busNum) | BIT31;	GT_REG_WRITE (pci_configuration_address[host], DataForAddrReg);	GT_REG_READ (pci_configuration_address[host], &data);	if (data != DataForAddrReg)		return 0xffffffff;	GT_REG_READ (pci_configuration_data[host], &data);	return data;}/********************************************************************* pciOverBridgeWriteConfigReg - Write to a PCI configuration register where*                               the agent is placed on another Bus. For more*                               information read P2P in the PCI spec.** Inputs:   unsigned int regOffset - The register offset as it apears in the*           GT spec (or any other PCI device spec).*           unsigned int pciDevNum - The device number needs to be addressed.*           unsigned int busNum - On which bus does the Target agent connect*                                 to.*           unsigned int data - data to be written.**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**  The configuration Address is configure as type-I (bits[1:0] = '01') due to*   PCI spec referring to P2P.**********************************************************************/void pciOverBridgeWriteConfigReg (PCI_HOST host,				  unsigned int regOffset,				  unsigned int pciDevNum,				  unsigned int busNum, unsigned int data){	unsigned int DataForReg;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT0;	} else {		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT31 | BIT0;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_WRITE (pci_configuration_data[host], data);	} else {		/* configuration Transaction over the pci. */		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_WRITE (pci_configuration_data[host], WORD_SWAP (data));	}}/********************************************************************* pciOverBridgeReadConfigReg  - Read from a PCIn configuration register where*                               the agent target locate on another PCI bus.*                             - Make sure the GT is configured as a master*                               before reading from another device on the PCI.*                             - The function takes care of Big/Little endian*                               conversion.* INPUTS:   regOffset: The register offset as it apears in the GT spec (or PCI*                        spec). (configuration register offset.)*           pciDevNum: The device number needs to be addressed.*           busNum: the Bus number where the agent is place.* RETURNS: data , if the data == 0xffffffff check the master abort bit in the*                 cause register to make sure the data is valid**  Configuration Address 0xCF8:**       31 30    24 23  16 15  11 10     8 7      2  0     <=bit Number*  |congif|Reserved|  Bus |Device|Function|Register|01|*  |Enable|        |Number|Number| Number | Number |  |    <=field Name**********************************************************************/unsigned int pciOverBridgeReadConfigReg (PCI_HOST host,					 unsigned int regOffset,					 unsigned int pciDevNum,					 unsigned int busNum){	unsigned int DataForReg;	unsigned int data;	unsigned int functionNum;	functionNum = regOffset & 0x00000700;	pciDevNum = pciDevNum << 11;	regOffset = regOffset & 0xff;	busNum = busNum << 16;	if (pciDevNum == SELF) {	/* This board */		DataForReg = (regOffset | pciDevNum | functionNum) | BIT31;	} else {		/* agent on another bus */		DataForReg = (regOffset | pciDevNum | functionNum | busNum) |			BIT0 | BIT31;	}	GT_REG_WRITE (pci_configuration_address[host], DataForReg);	if (pciDevNum == SELF) {	/* This board */		GT_REG_READ (pci_configuration_data[host], &data);		return data;	} else {		/* The PCI is working in LE Mode So it swap the Data. */		GT_REG_READ (pci_configuration_data[host], &data);		return WORD_SWAP (data);	}}/********************************************************************* pciGetRegOffset - Gets the register offset for this region config.** INPUT:   Bus, Region - The bus and region we ask for its base address.* OUTPUT:   N/A* RETURNS: PCI register base address*********************************************************************/static unsigned int pciGetRegOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_0MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_0MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_0MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_0MEMORY3_LOW_DECODE_ADDRESS;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_LOW_DECODE_ADDRESS;		case PCI_REGION0:			return PCI_1MEMORY0_LOW_DECODE_ADDRESS;		case PCI_REGION1:			return PCI_1MEMORY1_LOW_DECODE_ADDRESS;		case PCI_REGION2:			return PCI_1MEMORY2_LOW_DECODE_ADDRESS;		case PCI_REGION3:			return PCI_1MEMORY3_LOW_DECODE_ADDRESS;		}	}	return PCI_0MEMORY0_LOW_DECODE_ADDRESS;}static unsigned int pciGetRemapOffset (PCI_HOST host, PCI_REGION region){	switch (host) {	case PCI_HOST0:		switch (region) {		case PCI_IO:			return PCI_0I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_0MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_0MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_0MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_0MEMORY3_ADDRESS_REMAP;		}	case PCI_HOST1:		switch (region) {		case PCI_IO:			return PCI_1I_O_ADDRESS_REMAP;		case PCI_REGION0:			return PCI_1MEMORY0_ADDRESS_REMAP;		case PCI_REGION1:			return PCI_1MEMORY1_ADDRESS_REMAP;		case PCI_REGION2:			return PCI_1MEMORY2_ADDRESS_REMAP;		case PCI_REGION3:			return PCI_1MEMORY3_ADDRESS_REMAP;		}	}	return PCI_0MEMORY0_ADDRESS_REMAP;}bool pciMapSpace (PCI_HOST host, PCI_REGION region, unsigned int remapBase,		  unsigned int bankBase, unsigned int bankLength){	unsigned int low = 0xfff;	unsigned int high = 0x0;	unsigned int regOffset = pciGetRegOffset (host, region);	unsigned int remapOffset = pciGetRemapOffset (host, region);	if (bankLength != 0) {		low = (bankBase >> 20) & 0xfff;		high = ((bankBase + bankLength) >> 20) - 1;	}	GT_REG_WRITE (regOffset, low | (1 << 24));	/* no swapping */	GT_REG_WRITE (regOffset + 8, high);	if (bankLength != 0) {	/* must do AFTER writing maps */		GT_REG_WRITE (remapOffset, remapBase >> 20);	/* sorry, 32 bits only.								   dont support upper 32								   in this driver */	}	return true;}unsigned int pciGetSpaceBase (PCI_HOST host, PCI_REGION region){	unsigned int low;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	return (low & 0xfff) << 20;}unsigned int pciGetSpaceSize (PCI_HOST host, PCI_REGION region){	unsigned int low, high;	unsigned int regOffset = pciGetRegOffset (host, region);	GT_REG_READ (regOffset, &low);	GT_REG_READ (regOffset + 8, &high);	high &= 0xfff;	low &= 0xfff;	if (high <= low)

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色av成人天堂桃色av| 91精品国产色综合久久不卡蜜臀| 久久精品国产亚洲高清剧情介绍| 尤物在线观看一区| 国产欧美日韩在线视频| 日韩美一区二区三区| 色婷婷久久久久swag精品| 国产成人亚洲精品青草天美| 国产一区三区三区| 日产欧产美韩系列久久99| 亚洲国产综合人成综合网站| 国产精品麻豆欧美日韩ww| 国产欧美一区二区精品性色超碰| 日韩欧美专区在线| 欧美影视一区二区三区| 成人一区二区在线观看| 懂色av一区二区在线播放| 国产成人精品影院| 东方欧美亚洲色图在线| 国产成人av自拍| 成人精品鲁一区一区二区| 懂色av一区二区三区免费观看| 国产精品综合二区| 国产一区二三区好的| 国产精品白丝jk白祙喷水网站| 国产一区二区h| 国产麻豆精品一区二区| 国产尤物一区二区| 久久99精品久久久久| 久久精品国产一区二区三| 国产在线精品一区二区| 国产高清久久久久| 国产精品自拍毛片| 成人性生交大片免费| 91精品福利视频| 欧美日韩国产首页在线观看| 精品国产成人系列| 久久久久久久综合日本| 日韩毛片高清在线播放| 亚洲精品视频在线观看网站| 午夜精品一区二区三区免费视频| 久久爱www久久做| 国产一区二区电影| 色菇凉天天综合网| 在线成人av网站| 久久久久综合网| 亚洲一区二区三区三| 丝袜美腿亚洲综合| 亚洲精品国产无套在线观| 日本系列欧美系列| 国产精品一区二区三区四区| 成人性生交大片免费| 在线观看免费亚洲| 欧美日韩国产一二三| 欧美mv日韩mv| 久久久天堂av| 一区二区三区在线视频免费观看| 日精品一区二区| 国产精品18久久久久久久网站| 95精品视频在线| 91精品国产手机| 日本一区二区三区dvd视频在线| 亚洲欧美日韩一区二区 | 亚洲v精品v日韩v欧美v专区| 免费xxxx性欧美18vr| 成人免费观看av| 91精品中文字幕一区二区三区| 久久久久久亚洲综合影院红桃| 亚洲精品国产精华液| 国产一区在线观看视频| 欧美亚洲一区二区在线观看| 精品国产a毛片| 亚洲欧美日韩中文播放| 九九国产精品视频| 欧美色综合网站| 久久久综合精品| 亚洲电影在线播放| 国产精品一区二区久久精品爱涩| 欧美色老头old∨ideo| 国产喷白浆一区二区三区| 午夜精品久久久久| 成人免费视频视频| 欧美sm极限捆绑bd| 亚洲国产日韩一区二区| 成人精品在线视频观看| 日韩一级欧美一级| 亚洲精品中文在线影院| 成人精品小蝌蚪| 精品88久久久久88久久久| 亚洲婷婷综合久久一本伊一区| 亚洲一区在线观看网站| 成人av在线影院| 日韩欧美二区三区| 亚洲国产精品久久一线不卡| zzijzzij亚洲日本少妇熟睡| 26uuu国产日韩综合| 午夜婷婷国产麻豆精品| 99精品视频在线免费观看| 久久久久久免费| 久久精品久久精品| 6080日韩午夜伦伦午夜伦| 亚洲综合色区另类av| 国产伦精一区二区三区| 欧美日韩一区二区三区在线看| 亚洲视频网在线直播| 成人福利视频在线看| 国产日韩欧美一区二区三区乱码| 麻豆成人免费电影| 日韩视频一区二区三区在线播放| 亚洲国产精品久久久久秋霞影院 | 亚洲欧洲一区二区在线播放| 国产黄人亚洲片| 亚洲精品一区二区三区蜜桃下载| 三级久久三级久久| 欧美日韩国产不卡| 亚洲免费av高清| 91丨porny丨国产入口| 中文字幕一区二区三| 成人福利视频网站| 中文字幕精品—区二区四季| 国产精品99久久久久久久女警 | 国产精品麻豆久久久| 成人激情文学综合网| 中文字幕欧美三区| 成人午夜视频福利| 国产精品久久久一本精品| av亚洲产国偷v产偷v自拍| 成人免费一区二区三区在线观看| 久久99国内精品| 欧美肥胖老妇做爰| 日日夜夜免费精品| 日韩欧美一级二级三级久久久| 美女视频一区二区| 久久青草欧美一区二区三区| 国产一区二区网址| 国产欧美日韩中文久久| 成人ar影院免费观看视频| 亚洲视频中文字幕| 欧美天堂一区二区三区| 午夜国产不卡在线观看视频| 欧美怡红院视频| 日韩电影在线观看电影| 精品国产3级a| 粉嫩av亚洲一区二区图片| 亚洲欧美精品午睡沙发| 91国产免费观看| 亚洲成人免费看| 欧美一级一级性生活免费录像| 丝瓜av网站精品一区二区 | 亚洲美女淫视频| 欧美另类久久久品| 极品美女销魂一区二区三区 | 日本视频一区二区三区| 欧美日本一区二区三区| 精品一区二区三区蜜桃| 中文字幕一区二区视频| 欧美日韩免费电影| 国产精品18久久久久| 亚洲与欧洲av电影| 国产亚洲综合在线| 欧美日韩的一区二区| 成人激情黄色小说| 毛片不卡一区二区| 一区二区视频在线| 久久久不卡网国产精品二区| 欧美在线免费视屏| 成人免费高清视频| 麻豆成人在线观看| 亚洲大片免费看| 一区在线观看免费| 久久久综合激的五月天| 7777精品伊人久久久大香线蕉| av高清不卡在线| 国产美女娇喘av呻吟久久| 日日夜夜免费精品| 亚洲黄色av一区| 亚洲国产精品激情在线观看 | 亚洲三级小视频| 久久综合一区二区| 91精品国产91久久久久久最新毛片 | 欧美激情综合网| 日韩女优视频免费观看| 欧美在线999| 99re热这里只有精品免费视频| 国内成人精品2018免费看| 天使萌一区二区三区免费观看| 亚洲女爱视频在线| 亚洲国产精品成人综合色在线婷婷| 日韩一区二区三区视频| 欧美色图第一页| 一本大道av伊人久久综合| 成人亚洲一区二区一| 韩国v欧美v日本v亚洲v| 免费人成网站在线观看欧美高清| 亚洲综合一区在线| 亚洲精品欧美在线| 亚洲精品乱码久久久久| 亚洲欧美一区二区三区孕妇| 日韩一区欧美小说| 国产精品免费视频一区|