亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? proc-arm1020e.s

?? linux-2.6.15.6
?? S
字號:
/* *  linux/arch/arm/mm/proc-arm1020e.S: MMU functions for ARM1020 * *  Copyright (C) 2000 ARM Limited *  Copyright (C) 2000 Deep Blue Solutions Ltd. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA * * * These are the low level assembler for performing cache and TLB * functions on the arm1020e. * *  CONFIG_CPU_ARM1020_CPU_IDLE -> nohlt */#include <linux/linkage.h>#include <linux/config.h>#include <linux/init.h>#include <asm/assembler.h>#include <asm/asm-offsets.h>#include <asm/pgtable.h>#include <asm/procinfo.h>#include <asm/ptrace.h>#include <asm/hardware.h>/* * This is the maximum size of an area which will be invalidated * using the single invalidate entry instructions.  Anything larger * than this, and we go for the whole cache. * * This value should be chosen such that we choose the cheapest * alternative. */#define MAX_AREA_SIZE	32768/* * The size of one data cache line. */#define CACHE_DLINESIZE	32/* * The number of data cache segments. */#define CACHE_DSEGMENTS	16/* * The number of lines in a cache segment. */#define CACHE_DENTRIES	64/* * This is the size at which it becomes more efficient to * clean the whole cache, rather than using the individual * cache line maintainence instructions. */#define CACHE_DLIMIT	32768	.text/* * cpu_arm1020e_proc_init() */ENTRY(cpu_arm1020e_proc_init)	mov	pc, lr/* * cpu_arm1020e_proc_fin() */ENTRY(cpu_arm1020e_proc_fin)	stmfd	sp!, {lr}	mov	ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE	msr	cpsr_c, ip	bl	arm1020e_flush_kern_cache_all	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register	bic	r0, r0, #0x1000 		@ ...i............	bic	r0, r0, #0x000e 		@ ............wca.	mcr	p15, 0, r0, c1, c0, 0		@ disable caches	ldmfd	sp!, {pc}/* * cpu_arm1020e_reset(loc) * * Perform a soft reset of the system.	Put the CPU into the * same state as it would be if it had been reset, and branch * to what would be the reset vector. * * loc: location to jump to for soft reset */	.align	5ENTRY(cpu_arm1020e_reset)	mov	ip, #0	mcr	p15, 0, ip, c7, c7, 0		@ invalidate I,D caches	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs	mrc	p15, 0, ip, c1, c0, 0		@ ctrl register	bic	ip, ip, #0x000f 		@ ............wcam	bic	ip, ip, #0x1100 		@ ...i...s........	mcr	p15, 0, ip, c1, c0, 0		@ ctrl register	mov	pc, r0/* * cpu_arm1020e_do_idle() */	.align	5ENTRY(cpu_arm1020e_do_idle)	mcr	p15, 0, r0, c7, c0, 4		@ Wait for interrupt	mov	pc, lr/* ================================= CACHE ================================ */	.align	5/* *	flush_user_cache_all() * *	Invalidate all cache entries in a particular address *	space. */ENTRY(arm1020e_flush_user_cache_all)	/* FALLTHROUGH *//* *	flush_kern_cache_all() * *	Clean and invalidate the entire cache. */ENTRY(arm1020e_flush_kern_cache_all)	mov	r2, #VM_EXEC	mov	ip, #0__flush_whole_cache:#ifndef CONFIG_CPU_DCACHE_DISABLE	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mov	r1, #(CACHE_DSEGMENTS - 1) << 5	@ 16 segments1:	orr	r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries2:	mcr	p15, 0, r3, c7, c14, 2		@ clean+invalidate D index	subs	r3, r3, #1 << 26	bcs	2b				@ entries 63 to 0	subs	r1, r1, #1 << 5	bcs	1b				@ segments 15 to 0#endif	tst	r2, #VM_EXEC#ifndef CONFIG_CPU_ICACHE_DISABLE	mcrne	p15, 0, ip, c7, c5, 0		@ invalidate I cache#endif	mcrne	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lr/* *	flush_user_cache_range(start, end, flags) * *	Invalidate a range of cache entries in the specified *	address space. * *	- start	- start address (inclusive) *	- end	- end address (exclusive) *	- flags	- vm_flags for this space */ENTRY(arm1020e_flush_user_cache_range)	mov	ip, #0	sub	r3, r1, r0			@ calculate total size	cmp	r3, #CACHE_DLIMIT	bhs	__flush_whole_cache#ifndef CONFIG_CPU_DCACHE_DISABLE1:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry	add	r0, r0, #CACHE_DLINESIZE	cmp	r0, r1	blo	1b#endif	tst	r2, #VM_EXEC#ifndef CONFIG_CPU_ICACHE_DISABLE	mcrne	p15, 0, ip, c7, c5, 0		@ invalidate I cache#endif	mcrne	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lr/* *	coherent_kern_range(start, end) * *	Ensure coherency between the Icache and the Dcache in the *	region described by start.  If you have non-snooping *	Harvard caches, you need to implement this function. * *	- start	- virtual start address *	- end	- virtual end address */ENTRY(arm1020e_coherent_kern_range)	/* FALLTHROUGH *//* *	coherent_user_range(start, end) * *	Ensure coherency between the Icache and the Dcache in the *	region described by start.  If you have non-snooping *	Harvard caches, you need to implement this function. * *	- start	- virtual start address *	- end	- virtual end address */ENTRY(arm1020e_coherent_user_range)	mov	ip, #0	bic	r0, r0, #CACHE_DLINESIZE - 11:#ifndef CONFIG_CPU_DCACHE_DISABLE	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry#endif#ifndef CONFIG_CPU_ICACHE_DISABLE	mcr	p15, 0, r0, c7, c5, 1		@ invalidate I entry#endif	add	r0, r0, #CACHE_DLINESIZE	cmp	r0, r1	blo	1b	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lr/* *	flush_kern_dcache_page(void *page) * *	Ensure no D cache aliasing occurs, either with itself or *	the I cache * *	- page	- page aligned address */ENTRY(arm1020e_flush_kern_dcache_page)	mov	ip, #0#ifndef CONFIG_CPU_DCACHE_DISABLE	add	r1, r0, #PAGE_SZ1:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry	add	r0, r0, #CACHE_DLINESIZE	cmp	r0, r1	blo	1b#endif	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lr/* *	dma_inv_range(start, end) * *	Invalidate (discard) the specified virtual address range. *	May not write back any entries.  If 'start' or 'end' *	are not cache line aligned, those lines must be written *	back. * *	- start	- virtual start address *	- end	- virtual end address * * (same as v4wb) */ENTRY(arm1020e_dma_inv_range)	mov	ip, #0#ifndef CONFIG_CPU_DCACHE_DISABLE	tst	r0, #CACHE_DLINESIZE - 1	bic	r0, r0, #CACHE_DLINESIZE - 1	mcrne	p15, 0, r0, c7, c10, 1		@ clean D entry	tst	r1, #CACHE_DLINESIZE - 1	mcrne	p15, 0, r1, c7, c10, 1		@ clean D entry1:	mcr	p15, 0, r0, c7, c6, 1		@ invalidate D entry	add	r0, r0, #CACHE_DLINESIZE	cmp	r0, r1	blo	1b#endif	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lr/* *	dma_clean_range(start, end) * *	Clean the specified virtual address range. * *	- start	- virtual start address *	- end	- virtual end address * * (same as v4wb) */ENTRY(arm1020e_dma_clean_range)	mov	ip, #0#ifndef CONFIG_CPU_DCACHE_DISABLE	bic	r0, r0, #CACHE_DLINESIZE - 11:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry	add	r0, r0, #CACHE_DLINESIZE	cmp	r0, r1	blo	1b#endif	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lr/* *	dma_flush_range(start, end) * *	Clean and invalidate the specified virtual address range. * *	- start	- virtual start address *	- end	- virtual end address */ENTRY(arm1020e_dma_flush_range)	mov	ip, #0#ifndef CONFIG_CPU_DCACHE_DISABLE	bic	r0, r0, #CACHE_DLINESIZE - 11:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry	add	r0, r0, #CACHE_DLINESIZE	cmp	r0, r1	blo	1b#endif	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lrENTRY(arm1020e_cache_fns)	.long	arm1020e_flush_kern_cache_all	.long	arm1020e_flush_user_cache_all	.long	arm1020e_flush_user_cache_range	.long	arm1020e_coherent_kern_range	.long	arm1020e_coherent_user_range	.long	arm1020e_flush_kern_dcache_page	.long	arm1020e_dma_inv_range	.long	arm1020e_dma_clean_range	.long	arm1020e_dma_flush_range	.align	5ENTRY(cpu_arm1020e_dcache_clean_area)#ifndef CONFIG_CPU_DCACHE_DISABLE	mov	ip, #01:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry	add	r0, r0, #CACHE_DLINESIZE	subs	r1, r1, #CACHE_DLINESIZE	bhi	1b#endif	mov	pc, lr/* =============================== PageTable ============================== *//* * cpu_arm1020e_switch_mm(pgd) * * Set the translation base pointer to be as described by pgd. * * pgd: new page tables */	.align	5ENTRY(cpu_arm1020e_switch_mm)#ifndef CONFIG_CPU_DCACHE_DISABLE	mcr	p15, 0, r3, c7, c10, 4	mov	r1, #0xF			@ 16 segments1:	mov	r3, #0x3F			@ 64 entries2:	mov	ip, r3, LSL #26 		@ shift up entry	orr	ip, ip, r1, LSL #5		@ shift in/up index	mcr	p15, 0, ip, c7, c14, 2		@ Clean & Inval DCache entry	mov	ip, #0	subs	r3, r3, #1	cmp	r3, #0	bge	2b				@ entries 3F to 0	subs	r1, r1, #1	cmp	r1, #0	bge	1b				@ segments 15 to 0#endif	mov	r1, #0#ifndef CONFIG_CPU_ICACHE_DISABLE	mcr	p15, 0, r1, c7, c5, 0		@ invalidate I cache#endif	mcr	p15, 0, r1, c7, c10, 4		@ drain WB	mcr	p15, 0, r0, c2, c0, 0		@ load page table pointer	mcr	p15, 0, r1, c8, c7, 0		@ invalidate I & D TLBs	mov	pc, lr        /* * cpu_arm1020e_set_pte(ptep, pte) * * Set a PTE and flush it out */	.align	5ENTRY(cpu_arm1020e_set_pte)	str	r1, [r0], #-2048		@ linux version	eor	r1, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY	bic	r2, r1, #PTE_SMALL_AP_MASK	bic	r2, r2, #PTE_TYPE_MASK	orr	r2, r2, #PTE_TYPE_SMALL	tst	r1, #L_PTE_USER			@ User?	orrne	r2, r2, #PTE_SMALL_AP_URO_SRW	tst	r1, #L_PTE_WRITE | L_PTE_DIRTY	@ Write and Dirty?	orreq	r2, r2, #PTE_SMALL_AP_UNO_SRW	tst	r1, #L_PTE_PRESENT | L_PTE_YOUNG	@ Present and Young?	movne	r2, #0#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH	eor	r3, r1, #0x0a			@ C & small page?	tst	r3, #0x0b	biceq	r2, r2, #4#endif	str	r2, [r0]			@ hardware version	mov	r0, r0#ifndef CONFIG_CPU_DCACHE_DISABLE	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry#endif	mov	pc, lr	__INIT	.type	__arm1020e_setup, #function__arm1020e_setup:	mov	r0, #0	mcr	p15, 0, r0, c7, c7		@ invalidate I,D caches on v4	mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer on v4	mcr	p15, 0, r0, c8, c7		@ invalidate I,D TLBs on v4	mrc	p15, 0, r0, c1, c0		@ get control register v4	ldr	r5, arm1020e_cr1_clear	bic	r0, r0, r5	ldr	r5, arm1020e_cr1_set	orr	r0, r0, r5#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN	orr	r0, r0, #0x4000 		@ .R.. .... .... ....#endif	mov	pc, lr	.size	__arm1020e_setup, . - __arm1020e_setup	/*	 *  R	 * .RVI ZFRS BLDP WCAM	 * .011 1001 ..11 0101	 */	.type	arm1020e_cr1_clear, #object	.type	arm1020e_cr1_set, #objectarm1020e_cr1_clear:	.word	0x5f3farm1020e_cr1_set:	.word	0x3935	__INITDATA/* * Purpose : Function pointers used to access above functions - all calls *	     come through these */	.type	arm1020e_processor_functions, #objectarm1020e_processor_functions:	.word	v4t_early_abort	.word	cpu_arm1020e_proc_init	.word	cpu_arm1020e_proc_fin	.word	cpu_arm1020e_reset	.word	cpu_arm1020e_do_idle	.word	cpu_arm1020e_dcache_clean_area	.word	cpu_arm1020e_switch_mm	.word	cpu_arm1020e_set_pte	.size	arm1020e_processor_functions, . - arm1020e_processor_functions	.section ".rodata"	.type	cpu_arch_name, #objectcpu_arch_name:	.asciz	"armv5te"	.size	cpu_arch_name, . - cpu_arch_name	.type	cpu_elf_name, #objectcpu_elf_name:	.asciz	"v5"	.size	cpu_elf_name, . - cpu_elf_name	.type	cpu_arm1020e_name, #objectcpu_arm1020e_name:	.ascii	"ARM1020E"#ifndef CONFIG_CPU_ICACHE_DISABLE	.ascii	"i"#endif#ifndef CONFIG_CPU_DCACHE_DISABLE	.ascii	"d"#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH	.ascii	"(wt)"#else	.ascii	"(wb)"#endif#endif#ifndef CONFIG_CPU_BPREDICT_DISABLE	.ascii	"B"#endif#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN	.ascii	"RR"#endif	.ascii	"\0"	.size	cpu_arm1020e_name, . - cpu_arm1020e_name	.align	.section ".proc.info.init", #alloc, #execinstr	.type	__arm1020e_proc_info,#object__arm1020e_proc_info:	.long	0x4105a200			@ ARM 1020TE (Architecture v5TE)	.long	0xff0ffff0	.long   PMD_TYPE_SECT | \		PMD_BIT4 | \		PMD_SECT_AP_WRITE | \		PMD_SECT_AP_READ	b	__arm1020e_setup	.long	cpu_arch_name	.long	cpu_elf_name	.long	HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_EDSP	.long	cpu_arm1020e_name	.long	arm1020e_processor_functions	.long	v4wbi_tlb_fns	.long	v4wb_user_fns	.long	arm1020e_cache_fns	.size	__arm1020e_proc_info, . - __arm1020e_proc_info

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文字幕综合网| 精品欧美乱码久久久久久| 中文字幕一区二区三区视频| 顶级嫩模精品视频在线看| 国产精品久久久久影院亚瑟| 成人福利视频网站| 亚洲自拍偷拍综合| 欧美一区二区三区视频免费播放 | 日韩欧美在线网站| 国内成人自拍视频| 中文字幕一区二区不卡 | 天天操天天色综合| 日韩欧美aaaaaa| 粉嫩aⅴ一区二区三区四区五区| 国产精品欧美久久久久一区二区| 99精品视频一区| 日本成人超碰在线观看| 久久精品一区二区三区四区| 91麻豆国产精品久久| 亚洲国产视频一区| 久久婷婷成人综合色| av在线播放成人| 日韩制服丝袜先锋影音| 国产视频一区二区三区在线观看| 97精品久久久久中文字幕| 亚洲不卡一区二区三区| 国产清纯在线一区二区www| 欧洲另类一二三四区| 久国产精品韩国三级视频| 亚洲视频一区二区免费在线观看| 欧美色爱综合网| 国产精品88av| 亚洲成人av在线电影| 国产三级一区二区三区| 欧美日韩免费电影| 不卡av在线免费观看| 天天色天天操综合| 最新欧美精品一区二区三区| 精品日韩一区二区| 色久综合一二码| 国产麻豆9l精品三级站| 亚洲成人动漫在线免费观看| 国产视频一区不卡| 欧美www视频| 欧美怡红院视频| 99在线精品免费| 国产一区中文字幕| 日韩电影免费在线观看网站| 亚洲欧美日韩久久精品| 国产拍欧美日韩视频二区| 日韩一区二区在线观看视频| 色综合视频一区二区三区高清| 国产精品自拍一区| 精品一区二区久久| 日韩高清在线观看| 亚洲福利视频一区二区| 亚洲女同一区二区| 国产精品美日韩| 久久久激情视频| 26uuu精品一区二区在线观看| 欧美日韩精品专区| 欧美在线观看禁18| 日本高清成人免费播放| 99精品视频在线免费观看| 成人毛片在线观看| 福利电影一区二区三区| 国产精品自拍av| 国产麻豆成人传媒免费观看| 毛片av一区二区三区| 日韩电影在线观看一区| 天堂av在线一区| 亚洲一区二区影院| 亚洲高清免费观看高清完整版在线观看| 国产精品免费视频观看| 中文字幕免费在线观看视频一区| 亚洲精品一区二区三区福利| 日韩视频在线一区二区| 日韩精品一区二区三区在线观看| 911精品产国品一二三产区| 欧美猛男男办公室激情| 欧美精品v国产精品v日韩精品| 欧美日韩一区二区三区四区| 欧美精品tushy高清| 91精品国产色综合久久不卡蜜臀| 欧美肥胖老妇做爰| 日韩丝袜情趣美女图片| 欧美精品一区二区三区视频| 久久综合九色综合久久久精品综合| 精品日韩一区二区三区| 国产日本一区二区| 成人免费在线视频| 亚洲高清不卡在线| 久久成人18免费观看| 精品系列免费在线观看| 成人午夜看片网址| 在线免费观看成人短视频| 欧美久久久久久久久| 精品国产乱码久久久久久浪潮| 2020国产精品自拍| 中文字幕一区在线观看| 亚洲一级二级在线| 精品一区二区三区av| 成人精品亚洲人成在线| 91黄色免费观看| 欧美电影免费观看高清完整版 | 欧美日韩国产另类不卡| 欧美成人免费网站| 国产精品久久久久久久午夜片| 一区二区三区在线观看视频 | 国产在线一区二区| 97se狠狠狠综合亚洲狠狠| 欧美精品国产精品| 中文字幕成人av| 亚洲va中文字幕| 国产成人综合在线播放| 欧美色图一区二区三区| 久久综合给合久久狠狠狠97色69| 国产精品福利一区二区三区| 日本中文字幕一区| 不卡一区二区在线| 日韩午夜激情免费电影| 亚洲乱码国产乱码精品精的特点| 麻豆精品视频在线| 在线观看欧美日本| 久久精品视频一区二区三区| 亚洲国产综合色| 国产91露脸合集magnet| 51精品久久久久久久蜜臀| 亚洲国产精品黑人久久久| 免费亚洲电影在线| 欧美亚州韩日在线看免费版国语版| 久久婷婷成人综合色| 偷窥国产亚洲免费视频| 91免费国产在线| 久久奇米777| 欧美bbbbb| 欧美亚洲国产一区二区三区| 国产精品日韩精品欧美在线| 美女在线视频一区| 欧美日韩日日骚| 亚洲欧美日韩精品久久久久| 国产美女精品在线| 欧美一级片在线| 亚洲一区二区欧美| 91色porny蝌蚪| 日本一二三四高清不卡| 国产一区91精品张津瑜| 欧美一级黄色片| 亚洲成人精品影院| 欧美在线高清视频| 一区二区三区四区在线| 成人国产精品免费观看视频| 26uuu亚洲综合色| 九色|91porny| 精品久久久久久无| 精品一区二区影视| 欧美成人vps| 麻豆91小视频| 欧美mv日韩mv国产网站app| 日韩激情中文字幕| 777亚洲妇女| 日韩黄色片在线观看| 欧美精品久久99久久在免费线| 亚洲成a人v欧美综合天堂| 欧美亚洲国产bt| 午夜精品国产更新| 欧美一级理论片| 蜜臀av一区二区在线免费观看 | 欧美三级乱人伦电影| 亚洲成人你懂的| 欧美疯狂做受xxxx富婆| 日韩精品乱码av一区二区| 欧美福利电影网| 另类小说视频一区二区| 久久免费精品国产久精品久久久久| 久久机这里只有精品| 日韩欧美一区二区不卡| 国产一区欧美一区| 国产精品毛片a∨一区二区三区| 99在线精品一区二区三区| 一区二区三区在线视频播放| 欧美日韩精品高清| 久久福利资源站| 国产精品丝袜91| 色综合久久久网| 日韩不卡一二三区| 精品美女在线播放| 成人午夜又粗又硬又大| 成人免费在线视频| 欧美高清视频www夜色资源网| 美国一区二区三区在线播放| 国产日韩欧美a| 日本道色综合久久| 蜜臀国产一区二区三区在线播放 | 91精品在线一区二区| 久久精品99久久久| 国产精品久久久99| 欧美日韩精品欧美日韩精品一综合| 美女免费视频一区二区| 中文字幕欧美激情|