亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? proc-arm1022.s

?? linux-2.6.15.6
?? S
字號(hào):
/* *  linux/arch/arm/mm/proc-arm1022.S: MMU functions for ARM1022E * *  Copyright (C) 2000 ARM Limited *  Copyright (C) 2000 Deep Blue Solutions Ltd. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; either version 2 of the License, or * (at your option) any later version. * * * These are the low level assembler for performing cache and TLB * functions on the ARM1022E. */#include <linux/linkage.h>#include <linux/config.h>#include <linux/init.h>#include <asm/assembler.h>#include <asm/asm-offsets.h>#include <asm/pgtable.h>#include <asm/procinfo.h>#include <asm/ptrace.h>/* * This is the maximum size of an area which will be invalidated * using the single invalidate entry instructions.  Anything larger * than this, and we go for the whole cache. * * This value should be chosen such that we choose the cheapest * alternative. */#define MAX_AREA_SIZE	32768/* * The size of one data cache line. */#define CACHE_DLINESIZE	32/* * The number of data cache segments. */#define CACHE_DSEGMENTS	16/* * The number of lines in a cache segment. */#define CACHE_DENTRIES	64/* * This is the size at which it becomes more efficient to * clean the whole cache, rather than using the individual * cache line maintainence instructions. */#define CACHE_DLIMIT	32768	.text/* * cpu_arm1022_proc_init() */ENTRY(cpu_arm1022_proc_init)	mov	pc, lr/* * cpu_arm1022_proc_fin() */ENTRY(cpu_arm1022_proc_fin)	stmfd	sp!, {lr}	mov	ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE	msr	cpsr_c, ip	bl	arm1022_flush_kern_cache_all	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register	bic	r0, r0, #0x1000 		@ ...i............	bic	r0, r0, #0x000e 		@ ............wca.	mcr	p15, 0, r0, c1, c0, 0		@ disable caches	ldmfd	sp!, {pc}/* * cpu_arm1022_reset(loc) * * Perform a soft reset of the system.	Put the CPU into the * same state as it would be if it had been reset, and branch * to what would be the reset vector. * * loc: location to jump to for soft reset */	.align	5ENTRY(cpu_arm1022_reset)	mov	ip, #0	mcr	p15, 0, ip, c7, c7, 0		@ invalidate I,D caches	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs	mrc	p15, 0, ip, c1, c0, 0		@ ctrl register	bic	ip, ip, #0x000f 		@ ............wcam	bic	ip, ip, #0x1100 		@ ...i...s........	mcr	p15, 0, ip, c1, c0, 0		@ ctrl register	mov	pc, r0/* * cpu_arm1022_do_idle() */	.align	5ENTRY(cpu_arm1022_do_idle)	mcr	p15, 0, r0, c7, c0, 4		@ Wait for interrupt	mov	pc, lr/* ================================= CACHE ================================ */	.align	5/* *	flush_user_cache_all() * *	Invalidate all cache entries in a particular address *	space. */ENTRY(arm1022_flush_user_cache_all)	/* FALLTHROUGH *//* *	flush_kern_cache_all() * *	Clean and invalidate the entire cache. */ENTRY(arm1022_flush_kern_cache_all)	mov	r2, #VM_EXEC	mov	ip, #0__flush_whole_cache:#ifndef CONFIG_CPU_DCACHE_DISABLE	mov	r1, #(CACHE_DSEGMENTS - 1) << 5	@ 16 segments1:	orr	r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries2:	mcr	p15, 0, r3, c7, c14, 2		@ clean+invalidate D index	subs	r3, r3, #1 << 26	bcs	2b				@ entries 63 to 0	subs	r1, r1, #1 << 5	bcs	1b				@ segments 15 to 0#endif	tst	r2, #VM_EXEC#ifndef CONFIG_CPU_ICACHE_DISABLE	mcrne	p15, 0, ip, c7, c5, 0		@ invalidate I cache#endif	mcrne	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lr/* *	flush_user_cache_range(start, end, flags) * *	Invalidate a range of cache entries in the specified *	address space. * *	- start	- start address (inclusive) *	- end	- end address (exclusive) *	- flags	- vm_flags for this space */ENTRY(arm1022_flush_user_cache_range)	mov	ip, #0	sub	r3, r1, r0			@ calculate total size	cmp	r3, #CACHE_DLIMIT	bhs	__flush_whole_cache#ifndef CONFIG_CPU_DCACHE_DISABLE1:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry	add	r0, r0, #CACHE_DLINESIZE	cmp	r0, r1	blo	1b#endif	tst	r2, #VM_EXEC#ifndef CONFIG_CPU_ICACHE_DISABLE	mcrne	p15, 0, ip, c7, c5, 0		@ invalidate I cache#endif	mcrne	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lr/* *	coherent_kern_range(start, end) * *	Ensure coherency between the Icache and the Dcache in the *	region described by start.  If you have non-snooping *	Harvard caches, you need to implement this function. * *	- start	- virtual start address *	- end	- virtual end address */ENTRY(arm1022_coherent_kern_range)	/* FALLTHROUGH *//* *	coherent_user_range(start, end) * *	Ensure coherency between the Icache and the Dcache in the *	region described by start.  If you have non-snooping *	Harvard caches, you need to implement this function. * *	- start	- virtual start address *	- end	- virtual end address */ENTRY(arm1022_coherent_user_range)	mov	ip, #0	bic	r0, r0, #CACHE_DLINESIZE - 11:#ifndef CONFIG_CPU_DCACHE_DISABLE	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry#endif#ifndef CONFIG_CPU_ICACHE_DISABLE	mcr	p15, 0, r0, c7, c5, 1		@ invalidate I entry#endif	add	r0, r0, #CACHE_DLINESIZE	cmp	r0, r1	blo	1b	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lr/* *	flush_kern_dcache_page(void *page) * *	Ensure no D cache aliasing occurs, either with itself or *	the I cache * *	- page	- page aligned address */ENTRY(arm1022_flush_kern_dcache_page)	mov	ip, #0#ifndef CONFIG_CPU_DCACHE_DISABLE	add	r1, r0, #PAGE_SZ1:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry	add	r0, r0, #CACHE_DLINESIZE	cmp	r0, r1	blo	1b#endif	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lr/* *	dma_inv_range(start, end) * *	Invalidate (discard) the specified virtual address range. *	May not write back any entries.  If 'start' or 'end' *	are not cache line aligned, those lines must be written *	back. * *	- start	- virtual start address *	- end	- virtual end address * * (same as v4wb) */ENTRY(arm1022_dma_inv_range)	mov	ip, #0#ifndef CONFIG_CPU_DCACHE_DISABLE	tst	r0, #CACHE_DLINESIZE - 1	bic	r0, r0, #CACHE_DLINESIZE - 1	mcrne	p15, 0, r0, c7, c10, 1		@ clean D entry	tst	r1, #CACHE_DLINESIZE - 1	mcrne	p15, 0, r1, c7, c10, 1		@ clean D entry1:	mcr	p15, 0, r0, c7, c6, 1		@ invalidate D entry	add	r0, r0, #CACHE_DLINESIZE	cmp	r0, r1	blo	1b#endif	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lr/* *	dma_clean_range(start, end) * *	Clean the specified virtual address range. * *	- start	- virtual start address *	- end	- virtual end address * * (same as v4wb) */ENTRY(arm1022_dma_clean_range)	mov	ip, #0#ifndef CONFIG_CPU_DCACHE_DISABLE	bic	r0, r0, #CACHE_DLINESIZE - 11:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry	add	r0, r0, #CACHE_DLINESIZE	cmp	r0, r1	blo	1b#endif	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lr/* *	dma_flush_range(start, end) * *	Clean and invalidate the specified virtual address range. * *	- start	- virtual start address *	- end	- virtual end address */ENTRY(arm1022_dma_flush_range)	mov	ip, #0#ifndef CONFIG_CPU_DCACHE_DISABLE	bic	r0, r0, #CACHE_DLINESIZE - 11:	mcr	p15, 0, r0, c7, c14, 1		@ clean+invalidate D entry	add	r0, r0, #CACHE_DLINESIZE	cmp	r0, r1	blo	1b#endif	mcr	p15, 0, ip, c7, c10, 4		@ drain WB	mov	pc, lrENTRY(arm1022_cache_fns)	.long	arm1022_flush_kern_cache_all	.long	arm1022_flush_user_cache_all	.long	arm1022_flush_user_cache_range	.long	arm1022_coherent_kern_range	.long	arm1022_coherent_user_range	.long	arm1022_flush_kern_dcache_page	.long	arm1022_dma_inv_range	.long	arm1022_dma_clean_range	.long	arm1022_dma_flush_range	.align	5ENTRY(cpu_arm1022_dcache_clean_area)#ifndef CONFIG_CPU_DCACHE_DISABLE	mov	ip, #01:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry	add	r0, r0, #CACHE_DLINESIZE	subs	r1, r1, #CACHE_DLINESIZE	bhi	1b#endif	mov	pc, lr/* =============================== PageTable ============================== *//* * cpu_arm1022_switch_mm(pgd) * * Set the translation base pointer to be as described by pgd. * * pgd: new page tables */	.align	5ENTRY(cpu_arm1022_switch_mm)#ifndef CONFIG_CPU_DCACHE_DISABLE	mov	r1, #(CACHE_DSEGMENTS - 1) << 5	@ 16 segments1:	orr	r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries2:	mcr	p15, 0, r3, c7, c14, 2		@ clean+invalidate D index	subs	r3, r3, #1 << 26	bcs	2b				@ entries 63 to 0	subs	r1, r1, #1 << 5	bcs	1b				@ segments 15 to 0#endif	mov	r1, #0#ifndef CONFIG_CPU_ICACHE_DISABLE	mcr	p15, 0, r1, c7, c5, 0		@ invalidate I cache#endif	mcr	p15, 0, r1, c7, c10, 4		@ drain WB	mcr	p15, 0, r0, c2, c0, 0		@ load page table pointer	mcr	p15, 0, r1, c8, c7, 0		@ invalidate I & D TLBs	mov	pc, lr        /* * cpu_arm1022_set_pte(ptep, pte) * * Set a PTE and flush it out */	.align	5ENTRY(cpu_arm1022_set_pte)	str	r1, [r0], #-2048		@ linux version	eor	r1, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY	bic	r2, r1, #PTE_SMALL_AP_MASK	bic	r2, r2, #PTE_TYPE_MASK	orr	r2, r2, #PTE_TYPE_SMALL	tst	r1, #L_PTE_USER			@ User?	orrne	r2, r2, #PTE_SMALL_AP_URO_SRW	tst	r1, #L_PTE_WRITE | L_PTE_DIRTY	@ Write and Dirty?	orreq	r2, r2, #PTE_SMALL_AP_UNO_SRW	tst	r1, #L_PTE_PRESENT | L_PTE_YOUNG	@ Present and Young?	movne	r2, #0#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH	eor	r3, r1, #0x0a			@ C & small page?	tst	r3, #0x0b	biceq	r2, r2, #4#endif	str	r2, [r0]			@ hardware version	mov	r0, r0#ifndef CONFIG_CPU_DCACHE_DISABLE	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry#endif	mov	pc, lr	__INIT	.type	__arm1022_setup, #function__arm1022_setup:	mov	r0, #0	mcr	p15, 0, r0, c7, c7		@ invalidate I,D caches on v4	mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer on v4	mcr	p15, 0, r0, c8, c7		@ invalidate I,D TLBs on v4	mrc	p15, 0, r0, c1, c0		@ get control register v4	ldr	r5, arm1022_cr1_clear	bic	r0, r0, r5	ldr	r5, arm1022_cr1_set	orr	r0, r0, r5#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN	orr	r0, r0, #0x4000 		@ .R..............#endif	mov	pc, lr	.size	__arm1022_setup, . - __arm1022_setup	/*	 *  R	 * .RVI ZFRS BLDP WCAM	 * .011 1001 ..11 0101	 * 	 */	.type	arm1022_cr1_clear, #object	.type	arm1022_cr1_set, #objectarm1022_cr1_clear:	.word	0x7f3farm1022_cr1_set:	.word	0x3935	__INITDATA/* * Purpose : Function pointers used to access above functions - all calls *	     come through these */	.type	arm1022_processor_functions, #objectarm1022_processor_functions:	.word	v4t_early_abort	.word	cpu_arm1022_proc_init	.word	cpu_arm1022_proc_fin	.word	cpu_arm1022_reset	.word	cpu_arm1022_do_idle	.word	cpu_arm1022_dcache_clean_area	.word	cpu_arm1022_switch_mm	.word	cpu_arm1022_set_pte	.size	arm1022_processor_functions, . - arm1022_processor_functions	.section ".rodata"	.type	cpu_arch_name, #objectcpu_arch_name:	.asciz	"armv5te"	.size	cpu_arch_name, . - cpu_arch_name	.type	cpu_elf_name, #objectcpu_elf_name:	.asciz	"v5"	.size	cpu_elf_name, . - cpu_elf_name	.type	cpu_arm1022_name, #objectcpu_arm1022_name:	.ascii	"arm1022"#ifndef CONFIG_CPU_ICACHE_DISABLE	.ascii	"i"#endif#ifndef CONFIG_CPU_DCACHE_DISABLE	.ascii	"d"#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH	.ascii	"(wt)"#else	.ascii	"(wb)"#endif#endif#ifndef CONFIG_CPU_BPREDICT_DISABLE	.ascii	"B"#endif#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN	.ascii	"RR"#endif	.ascii	"\0"	.size	cpu_arm1022_name, . - cpu_arm1022_name	.align	.section ".proc.info.init", #alloc, #execinstr	.type	__arm1022_proc_info,#object__arm1022_proc_info:	.long	0x4105a220			@ ARM 1022E (v5TE)	.long	0xff0ffff0	.long   PMD_TYPE_SECT | \		PMD_BIT4 | \		PMD_SECT_AP_WRITE | \		PMD_SECT_AP_READ	b	__arm1022_setup	.long	cpu_arch_name	.long	cpu_elf_name	.long	HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_EDSP	.long	cpu_arm1022_name	.long	arm1022_processor_functions	.long	v4wbi_tlb_fns	.long	v4wb_user_fns	.long	arm1022_cache_fns	.size	__arm1022_proc_info, . - __arm1022_proc_info

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久精品国产免费看久久精品| 欧美在线一区二区三区| 麻豆国产欧美日韩综合精品二区 | 午夜精品久久久久久久99水蜜桃| 国产精品理伦片| 在线免费观看成人短视频| 国产成人啪免费观看软件| 亚洲va韩国va欧美va| 久久综合资源网| 91浏览器打开| 国产综合色视频| 丝瓜av网站精品一区二区| 亚洲人123区| 在线成人免费视频| 欧美疯狂做受xxxx富婆| 正在播放一区二区| av资源网一区| 欧美亚洲综合另类| 欧美精品三级日韩久久| 日韩一区二区三区四区五区六区| 日韩视频123| 精品福利一二区| 久久精子c满五个校花| 日本一区二区三区dvd视频在线| 国产精品热久久久久夜色精品三区 | 日本一区二区三区dvd视频在线| 日本一区二区三区国色天香 | 精品一区二区三区在线观看 | 99精品久久只有精品| 99国产精品久久久| 在线观看视频欧美| 这里是久久伊人| 国产亚洲一区二区三区| 国产精品无人区| 一区二区三区精密机械公司| 青青草精品视频| 国产激情一区二区三区| 色综合色综合色综合| 欧美一级片在线| 国产人伦精品一区二区| 亚洲女爱视频在线| 午夜视频在线观看一区二区| 国产又黄又大久久| 一本色道久久综合精品竹菊| 欧美精品久久久久久久多人混战| 精品成人免费观看| 亚洲婷婷国产精品电影人久久| 亚洲精品国产a| 精品一区二区三区久久| 99久久免费视频.com| 欧美日韩色综合| 欧美国产一区在线| 日韩成人一区二区三区在线观看| 国产成人精品一区二| 欧美日韩极品在线观看一区| 欧美精品一区二区三区高清aⅴ| 中文字幕高清一区| 日韩精品久久久久久| 成人一区二区视频| 欧美喷水一区二区| 国产精品色一区二区三区| 亚洲国产成人91porn| 韩国v欧美v亚洲v日本v| 欧美亚洲一区二区在线观看| 精品三级在线观看| 一二三四区精品视频| 成人晚上爱看视频| 日韩免费观看高清完整版在线观看| 国产精品福利影院| 极品美女销魂一区二区三区免费| 欧美三区免费完整视频在线观看| 久久久久久久久久美女| 亚洲va天堂va国产va久| 97久久久精品综合88久久| 国产午夜精品一区二区三区嫩草 | 亚洲欧美在线aaa| 极品少妇xxxx偷拍精品少妇| 一区二区三区色| 国内成人精品2018免费看| 欧美性极品少妇| 亚洲精品伦理在线| 91亚洲精品乱码久久久久久蜜桃 | 国产在线精品一区二区三区不卡| 精品视频在线看| 亚洲视频一区二区免费在线观看 | 欧美日韩国产a| 亚洲黄色性网站| 波多野结衣精品在线| 久久精品男人的天堂| 久久99国产精品尤物| 日韩一区二区三区在线观看| 首页国产丝袜综合| 欧美日韩一区二区电影| 亚洲一区二区在线播放相泽| 91偷拍与自偷拍精品| 国产精品视频看| 国产电影一区二区三区| 国产视频一区在线播放| 激情六月婷婷久久| 日韩精品一区二区三区中文不卡 | 久久91精品国产91久久小草| 日韩一区二区影院| 美女视频黄免费的久久 | 亚洲一区二区在线播放相泽| 色乱码一区二区三区88| 一区视频在线播放| www.66久久| 国产精品国产a级| 懂色av一区二区夜夜嗨| 国产蜜臀av在线一区二区三区| 国产乱码字幕精品高清av| 久久久久亚洲蜜桃| 成人app网站| 亚洲视频一区二区在线观看| 色婷婷一区二区| 午夜精品久久久久久久99樱桃| 制服丝袜一区二区三区| 日本成人中文字幕在线视频 | 在线观看av不卡| 亚洲午夜激情av| 777精品伊人久久久久大香线蕉| 午夜视频在线观看一区二区| 日韩欧美亚洲国产精品字幕久久久 | 亚洲一区二区三区影院| 911精品产国品一二三产区| 日本人妖一区二区| 国产午夜亚洲精品不卡| 99精品欧美一区二区三区小说 | 亚洲免费在线视频一区 二区| 一本色道久久综合亚洲91 | 成人av在线一区二区三区| 国产精品国产三级国产aⅴ无密码| 99久久免费精品高清特色大片| 一区二区三区高清在线| 欧美日韩一级视频| 久久激情五月婷婷| 国产精品福利一区二区| 欧美日韩在线免费视频| 免费看精品久久片| 国产精品色一区二区三区| 欧美日韩激情一区二区| 激情文学综合网| 亚洲免费看黄网站| 欧美一二区视频| 成人午夜看片网址| 天天免费综合色| 欧美激情在线看| 欧美日韩你懂得| 国产精品18久久久| 亚洲国产视频在线| 久久精品男人天堂av| 欧美色网一区二区| 国产乱码精品一区二区三区五月婷| 成人免费在线视频观看| 欧美一区二区三区影视| 99视频精品免费视频| 丝袜美腿高跟呻吟高潮一区| 国产精品美女www爽爽爽| 欧美美女bb生活片| 波多野结衣中文字幕一区| 日本三级韩国三级欧美三级| 最好看的中文字幕久久| 精品日韩欧美在线| 欧美日韩精品电影| proumb性欧美在线观看| 韩日av一区二区| 亚洲高清中文字幕| 国产精品久久久久毛片软件| 欧美一级一区二区| 色偷偷成人一区二区三区91| 国产福利一区二区三区| 蜜臀91精品一区二区三区 | 精品一区二区三区久久久| 一级日本不卡的影视| 国产精品女同一区二区三区| 欧美mv日韩mv| 欧美丰满美乳xxx高潮www| 97精品国产露脸对白| 国产成人综合在线播放| 蜜桃在线一区二区三区| 亚洲国产精品天堂| 亚洲视频狠狠干| 日本一区二区免费在线观看视频| 日韩欧美国产小视频| 欧美日韩成人综合天天影院| 91美女在线看| 成人av资源站| 成人一区在线看| 福利一区二区在线| 韩国成人精品a∨在线观看| 日本不卡一区二区三区高清视频| 亚洲午夜免费福利视频| 亚洲精品日产精品乱码不卡| 中文字幕av一区 二区| 久久久精品国产免费观看同学| 欧美一个色资源| 欧美一级搡bbbb搡bbbb| 亚洲免费在线播放| 亚洲激情中文1区| 亚洲色图制服丝袜|