亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? budget-patch.c

?? linux-2.6.15.6
?? C
?? 第 1 頁 / 共 2 頁
字號:
	.demod_address = 0x68,	.inittab = alps_bsru6_inittab,	.mclk = 88000000UL,	.invert = 1,	.skip_reinit = 0,	.lock_output = STV0229_LOCKOUTPUT_1,	.volt13_op0_op1 = STV0299_VOLT13_OP1,	.min_delay_ms = 100,	.set_symbol_rate = alps_bsru6_set_symbol_rate,	.pll_set = alps_bsru6_pll_set,};static int grundig_29504_451_pll_set(struct dvb_frontend* fe, struct dvb_frontend_parameters* params){	struct budget_patch* budget = (struct budget_patch*) fe->dvb->priv;	u32 div;	u8 data[4];	struct i2c_msg msg = { .addr = 0x61, .flags = 0, .buf = data, .len = sizeof(data) };	div = params->frequency / 125;	data[0] = (div >> 8) & 0x7f;	data[1] = div & 0xff;	data[2] = 0x8e;	data[3] = 0x00;	if (i2c_transfer (&budget->i2c_adap, &msg, 1) != 1) return -EIO;	return 0;}static struct tda8083_config grundig_29504_451_config = {	.demod_address = 0x68,	.pll_set = grundig_29504_451_pll_set,};static void frontend_init(struct budget_patch* budget){	switch(budget->dev->pci->subsystem_device) {	case 0x0000: // Hauppauge/TT WinTV DVB-S rev1.X	case 0x1013: // SATELCO Multimedia PCI		// try the ALPS BSRV2 first of all		budget->dvb_frontend = ves1x93_attach(&alps_bsrv2_config, &budget->i2c_adap);		if (budget->dvb_frontend) {			budget->dvb_frontend->ops->diseqc_send_master_cmd = budget_patch_diseqc_send_master_cmd;			budget->dvb_frontend->ops->diseqc_send_burst = budget_patch_diseqc_send_burst;			budget->dvb_frontend->ops->set_tone = budget_patch_set_tone;			break;		}		// try the ALPS BSRU6 now		budget->dvb_frontend = stv0299_attach(&alps_bsru6_config, &budget->i2c_adap);		if (budget->dvb_frontend) {			budget->dvb_frontend->ops->diseqc_send_master_cmd = budget_diseqc_send_master_cmd;			budget->dvb_frontend->ops->diseqc_send_burst = budget_diseqc_send_burst;			budget->dvb_frontend->ops->set_tone = budget_set_tone;			break;		}		// Try the grundig 29504-451		budget->dvb_frontend = tda8083_attach(&grundig_29504_451_config, &budget->i2c_adap);		if (budget->dvb_frontend) {			budget->dvb_frontend->ops->diseqc_send_master_cmd = budget_diseqc_send_master_cmd;			budget->dvb_frontend->ops->diseqc_send_burst = budget_diseqc_send_burst;			budget->dvb_frontend->ops->set_tone = budget_set_tone;			break;		}		break;	}	if (budget->dvb_frontend == NULL) {		printk("dvb-ttpci: A frontend driver was not found for device %04x/%04x subsystem %04x/%04x\n",		       budget->dev->pci->vendor,		       budget->dev->pci->device,		       budget->dev->pci->subsystem_vendor,		       budget->dev->pci->subsystem_device);	} else {		if (dvb_register_frontend(&budget->dvb_adapter, budget->dvb_frontend)) {			printk("budget-av: Frontend registration failed!\n");			if (budget->dvb_frontend->ops->release)				budget->dvb_frontend->ops->release(budget->dvb_frontend);			budget->dvb_frontend = NULL;		}	}}/* written by Emard */static int budget_patch_attach (struct saa7146_dev* dev, struct saa7146_pci_extension_data *info){	struct budget_patch *budget;	int err;	int count = 0;	int detected = 0;#define PATCH_RESET 0#define RPS_IRQ 0#define HPS_SETUP 0#if PATCH_RESET	saa7146_write(dev, MC1, MASK_31);	msleep(40);#endif#if HPS_SETUP	// initialize registers. Better to have it like this	// than leaving something unconfigured	saa7146_write(dev, DD1_STREAM_B, 0);	// port B VSYNC at rising edge	saa7146_write(dev, DD1_INIT, 0x00000200);  // have this in budget-core too!	saa7146_write(dev, BRS_CTRL, 0x00000000);  // VBI	// debi config	// saa7146_write(dev, DEBI_CONFIG, MASK_30|MASK_28|MASK_18);	// zero all HPS registers	saa7146_write(dev, HPS_H_PRESCALE, 0);                  // r68	saa7146_write(dev, HPS_H_SCALE, 0);                     // r6c	saa7146_write(dev, BCS_CTRL, 0);                        // r70	saa7146_write(dev, HPS_V_SCALE, 0);                     // r60	saa7146_write(dev, HPS_V_GAIN, 0);                      // r64	saa7146_write(dev, CHROMA_KEY_RANGE, 0);                // r74	saa7146_write(dev, CLIP_FORMAT_CTRL, 0);                // r78	// Set HPS prescaler for port B input	saa7146_write(dev, HPS_CTRL, (1<<30) | (0<<29) | (1<<28) | (0<<12) );	saa7146_write(dev, MC2,	  0 * (MASK_08 | MASK_24)  |   // BRS control	  0 * (MASK_09 | MASK_25)  |   // a	  0 * (MASK_10 | MASK_26)  |   // b	  1 * (MASK_06 | MASK_22)  |   // HPS_CTRL1	  1 * (MASK_05 | MASK_21)  |   // HPS_CTRL2	  0 * (MASK_01 | MASK_15)      // DEBI	   );#endif	// Disable RPS1 and RPS0	saa7146_write(dev, MC1, ( MASK_29 | MASK_28));	// RPS1 timeout disable	saa7146_write(dev, RPS_TOV1, 0);	// code for autodetection	// will wait for VBI_B event (vertical blank at port B)	// and will reset GPIO3 after VBI_B is detected.	// (GPIO3 should be raised high by CPU to	// test if GPIO3 will generate vertical blank signal	// in budget patch GPIO3 is connected to VSYNC_B	count = 0;#if 0	WRITE_RPS1(cpu_to_le32(CMD_UPLOAD |	  MASK_10 | MASK_09 | MASK_08 | MASK_06 | MASK_05 | MASK_04 | MASK_03 | MASK_02 ));#endif	WRITE_RPS1(cpu_to_le32(CMD_PAUSE | EVT_VBI_B));	WRITE_RPS1(cpu_to_le32(CMD_WR_REG_MASK | (GPIO_CTRL>>2)));	WRITE_RPS1(cpu_to_le32(GPIO3_MSK));	WRITE_RPS1(cpu_to_le32(SAA7146_GPIO_OUTLO<<24));#if RPS_IRQ	// issue RPS1 interrupt to increment counter	WRITE_RPS1(cpu_to_le32(CMD_INTERRUPT));	// at least a NOP is neede between two interrupts	WRITE_RPS1(cpu_to_le32(CMD_NOP));	// interrupt again	WRITE_RPS1(cpu_to_le32(CMD_INTERRUPT));#endif	WRITE_RPS1(cpu_to_le32(CMD_STOP));#if RPS_IRQ	// set event counter 1 source as RPS1 interrupt (0x03)          (rE4 p53)	// use 0x03 to track RPS1 interrupts - increase by 1 every gpio3 is toggled	// use 0x15 to track VPE  interrupts - increase by 1 every vpeirq() is called	saa7146_write(dev, EC1SSR, (0x03<<2) | 3 );	// set event counter 1 treshold to maximum allowed value        (rEC p55)	saa7146_write(dev, ECT1R,  0x3fff );#endif	// Fix VSYNC level	saa7146_setgpio(dev, 3, SAA7146_GPIO_OUTLO);	// Set RPS1 Address register to point to RPS code               (r108 p42)	saa7146_write(dev, RPS_ADDR1, dev->d_rps1.dma_handle);	// Enable RPS1,                                                 (rFC p33)	saa7146_write(dev, MC1, (MASK_13 | MASK_29 ));	mdelay(50);	saa7146_setgpio(dev, 3, SAA7146_GPIO_OUTHI);	mdelay(150);	if( (saa7146_read(dev, GPIO_CTRL) & 0x10000000) == 0)		detected = 1;#if RPS_IRQ	printk("Event Counter 1 0x%04x\n", saa7146_read(dev, EC1R) & 0x3fff );#endif	// Disable RPS1	saa7146_write(dev, MC1, ( MASK_29 ));	if(detected == 0)		printk("budget-patch not detected or saa7146 in non-default state.\n"		       "try enabling ressetting of 7146 with MASK_31 in MC1 register\n");	else		printk("BUDGET-PATCH DETECTED.\n");/*      OLD (Original design by Roberto Deza):**      This code will setup the SAA7146_RPS1 to generate a square**      wave on GPIO3, changing when a field (TS_HEIGHT/2 "lines" of**      TS_WIDTH packets) has been acquired on SAA7146_D1B video port;**      then, this GPIO3 output which is connected to the D1B_VSYNC**      input, will trigger the acquisition of the alternate field**      and so on.**      Currently, the TT_budget / WinTV_Nova cards have two ICs**      (74HCT4040, LVC74) for the generation of this VSYNC signal,**      which seems that can be done perfectly without this :-)).*//*      New design (By Emard)**      this rps1 code will copy internal HS event to GPIO3 pin.**      GPIO3 is in budget-patch hardware connectd to port B VSYNC**      HS is an internal event of 7146, accessible with RPS**      and temporarily raised high every n lines**      (n in defined in the RPS_THRESH1 counter threshold)**      I think HS is raised high on the beginning of the n-th line**      and remains high until this n-th line that triggered**      it is completely received. When the receiption of n-th line**      ends, HS is lowered.**      To transmit data over DMA, 7146 needs changing state at**      port B VSYNC pin. Any changing of port B VSYNC will**      cause some DMA data transfer, with more or less packets loss.**      It depends on the phase and frequency of VSYNC and**      the way of 7146 is instructed to trigger on port B (defined**      in DD1_INIT register, 3rd nibble from the right valid**      numbers are 0-7, see datasheet)****      The correct triggering can minimize packet loss,**      dvbtraffic should give this stable bandwidths:**        22k transponder = 33814 kbit/s**      27.5k transponder = 38045 kbit/s**      by experiment it is found that the best results**      (stable bandwidths and almost no packet loss)**      are obtained using DD1_INIT triggering number 2**      (Va at rising edge of VS Fa = HS x VS-failing forced toggle)**      and a VSYNC phase that occurs in the middle of DMA transfer**      (about byte 188*512=96256 in the DMA window).****      Phase of HS is still not clear to me how to control,**      It just happens to be so. It can be seen if one enables**      RPS_IRQ and print Event Counter 1 in vpeirq(). Every**      time RPS_INTERRUPT is called, the Event Counter 1 will**      increment. That's how the 7146 is programmed to do event**      counting in this budget-patch.c**      I *think* HPS setting has something to do with the phase**      of HS but I cant be 100% sure in that.**      hardware debug note: a working budget card (including budget patch)**      with vpeirq() interrupt setup in mode "0x90" (every 64K) will**      generate 3 interrupts per 25-Hz DMA frame of 2*188*512 bytes**      and that means 3*25=75 Hz of interrupt freqency, as seen by**      watch cat /proc/interrupts****      If this frequency is 3x lower (and data received in the DMA**      buffer don't start with 0x47, but in the middle of packets,**      whose lengths appear to be like 188 292 188 104 etc.**      this means VSYNC line is not connected in the hardware.**      (check soldering pcb and pins)**      The same behaviour of missing VSYNC can be duplicated on budget**      cards, by seting DD1_INIT trigger mode 7 in 3rd nibble.*/	// Setup RPS1 "program" (p35)	count = 0;	// Wait Source Line Counter Threshold                           (p36)	WRITE_RPS1(cpu_to_le32(CMD_PAUSE | EVT_HS));	// Set GPIO3=1                                                  (p42)	WRITE_RPS1(cpu_to_le32(CMD_WR_REG_MASK | (GPIO_CTRL>>2)));	WRITE_RPS1(cpu_to_le32(GPIO3_MSK));	WRITE_RPS1(cpu_to_le32(SAA7146_GPIO_OUTHI<<24));#if RPS_IRQ	// issue RPS1 interrupt	WRITE_RPS1(cpu_to_le32(CMD_INTERRUPT));#endif	// Wait reset Source Line Counter Threshold                     (p36)	WRITE_RPS1(cpu_to_le32(CMD_PAUSE | RPS_INV | EVT_HS));	// Set GPIO3=0                                                  (p42)	WRITE_RPS1(cpu_to_le32(CMD_WR_REG_MASK | (GPIO_CTRL>>2)));	WRITE_RPS1(cpu_to_le32(GPIO3_MSK));	WRITE_RPS1(cpu_to_le32(SAA7146_GPIO_OUTLO<<24));#if RPS_IRQ	// issue RPS1 interrupt	WRITE_RPS1(cpu_to_le32(CMD_INTERRUPT));#endif	// Jump to begin of RPS program                                 (p37)	WRITE_RPS1(cpu_to_le32(CMD_JUMP));	WRITE_RPS1(cpu_to_le32(dev->d_rps1.dma_handle));	// Fix VSYNC level	saa7146_setgpio(dev, 3, SAA7146_GPIO_OUTLO);	// Set RPS1 Address register to point to RPS code               (r108 p42)	saa7146_write(dev, RPS_ADDR1, dev->d_rps1.dma_handle);	// Set Source Line Counter Threshold, using BRS                 (rCC p43)	// It generates HS event every TS_HEIGHT lines	// this is related to TS_WIDTH set in register	// NUM_LINE_BYTE3 in budget-core.c. If NUM_LINE_BYTE	// low 16 bits are set to TS_WIDTH bytes (TS_WIDTH=2*188	//,then RPS_THRESH1	// should be set to trigger every TS_HEIGHT (512) lines.	//	saa7146_write(dev, RPS_THRESH1, (TS_HEIGHT*1) | MASK_12 );	// saa7146_write(dev, RPS_THRESH0, ((TS_HEIGHT/2)<<16) |MASK_28| (TS_HEIGHT/2) |MASK_12 );	// Enable RPS1                                                  (rFC p33)	saa7146_write(dev, MC1, (MASK_13 | MASK_29));	if (!(budget = kmalloc (sizeof(struct budget_patch), GFP_KERNEL)))		return -ENOMEM;	dprintk(2, "budget: %p\n", budget);	if ((err = ttpci_budget_init (budget, dev, info, THIS_MODULE))) {		kfree (budget);		return err;	}	dev->ext_priv = budget;	budget->dvb_adapter.priv = budget;	frontend_init(budget);	return 0;}static int budget_patch_detach (struct saa7146_dev* dev){	struct budget_patch *budget = (struct budget_patch*) dev->ext_priv;	int err;	if (budget->dvb_frontend) dvb_unregister_frontend(budget->dvb_frontend);	err = ttpci_budget_deinit (budget);	kfree (budget);	return err;}static int __init budget_patch_init(void){	return saa7146_register_extension(&budget_extension);}static void __exit budget_patch_exit(void){	saa7146_unregister_extension(&budget_extension);}static struct saa7146_extension budget_extension = {	.name           = "budget_patch dvb\0",	.flags          = 0,	.module         = THIS_MODULE,	.pci_tbl        = pci_tbl,	.attach         = budget_patch_attach,	.detach         = budget_patch_detach,	.irq_mask       = MASK_10,	.irq_func       = ttpci_budget_irq10_handler,};module_init(budget_patch_init);module_exit(budget_patch_exit);MODULE_LICENSE("GPL");MODULE_AUTHOR("Emard, Roberto Deza, Holger Waechtler, Michael Hunold, others");MODULE_DESCRIPTION("Driver for full TS modified DVB-S SAA7146+AV7110 "		   "based so-called Budget Patch cards");

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
香蕉成人伊视频在线观看| 国产日产欧美精品一区二区三区| 日韩欧美国产不卡| 国产欧美1区2区3区| 亚洲综合成人在线视频| 精品夜夜嗨av一区二区三区| 成人激情开心网| 欧美日韩日日夜夜| 国产清纯美女被跳蛋高潮一区二区久久w| 国产精品嫩草影院com| 丝袜美腿亚洲色图| 大白屁股一区二区视频| 欧美日韩www| 欧美国产日韩一二三区| 手机精品视频在线观看| 久久久久久久久久久久电影| 亚洲欧洲成人自拍| 热久久久久久久| 91在线观看下载| 日韩女优毛片在线| 亚洲男人的天堂av| 国产一区二区三区综合| 欧美午夜精品一区二区蜜桃 | 亚洲va欧美va人人爽| 激情久久五月天| 欧美视频在线一区二区三区 | 成人av先锋影音| 欧美美女激情18p| 中文字幕中文乱码欧美一区二区| 人人超碰91尤物精品国产| 色综合久久六月婷婷中文字幕| 日韩精品一区在线| 亚洲精品写真福利| 高清在线成人网| 日韩一级片网址| 亚洲成在人线免费| 色综合天天综合网天天狠天天 | 国产乱国产乱300精品| 欧美精品国产精品| 亚洲欧美色图小说| 成人h动漫精品| 日韩欧美成人激情| 亚洲国产精品视频| 91美女视频网站| 中文字幕不卡在线| 国内精品久久久久影院薰衣草| 欧美精品 国产精品| 亚洲精品久久久蜜桃| 成人黄色国产精品网站大全在线免费观看| 欧美一区永久视频免费观看| 亚洲综合在线视频| 色婷婷综合激情| 亚洲欧美综合在线精品| 国产麻豆视频一区| 亚洲精品一区二区精华| 蜜臀av性久久久久蜜臀aⅴ四虎| 欧美日本一区二区三区四区| 亚洲另类中文字| 色综合天天综合网国产成人综合天 | 五月激情六月综合| 91丨九色porny丨蝌蚪| 国产精品免费看片| 成人午夜电影小说| 欧美韩日一区二区三区四区| 国产精品一区二区男女羞羞无遮挡| 欧美日韩高清一区二区三区| 亚洲一二三级电影| 欧美日韩第一区日日骚| 亚洲国产另类av| 在线电影一区二区三区| 日本欧美肥老太交大片| 制服丝袜亚洲精品中文字幕| 欧美色区777第一页| 亚洲自拍偷拍网站| 欧美日韩在线免费视频| 午夜精品在线看| 91精品国产综合久久久久久久 | 日韩欧美一级二级三级| 久久国产生活片100| 久久夜色精品一区| 成人综合日日夜夜| 亚洲精品视频在线| 欧美午夜精品一区二区蜜桃| 亚洲成av人片在线观看无码| 69久久99精品久久久久婷婷 | 久久久久久毛片| 成人免费视频免费观看| 亚洲视频一二三| 欧美日韩欧美一区二区| 热久久免费视频| 久久精品夜色噜噜亚洲aⅴ| 不卡av在线网| 亚洲国产精品尤物yw在线观看| 3d成人h动漫网站入口| 精品影院一区二区久久久| 日本一区二区三区电影| 色婷婷综合久久久中文字幕| 午夜免费欧美电影| 精品国产伦一区二区三区观看方式 | 日韩激情一二三区| 欧美片在线播放| 国产综合久久久久久鬼色 | 色狠狠色狠狠综合| 日韩精品三区四区| 国产色产综合色产在线视频| 色婷婷综合五月| 美女在线一区二区| 国产精品色在线观看| 欧美在线三级电影| 另类小说欧美激情| 最新成人av在线| 在线不卡a资源高清| 国产米奇在线777精品观看| 亚洲色图欧美在线| 日韩丝袜情趣美女图片| 成人高清视频在线| 亚洲gay无套男同| 久久久久久久久久久久久久久99| 色婷婷av久久久久久久| 久久av资源站| 亚洲狼人国产精品| 久久久久久亚洲综合影院红桃| 欧美中文字幕一区| 国产精品1区2区| 亚洲成人精品一区二区| 国产色婷婷亚洲99精品小说| 欧美区在线观看| av一区二区三区黑人| 欧美96一区二区免费视频| 亚洲四区在线观看| 久久在线观看免费| 欧美日本一区二区三区四区| 成熟亚洲日本毛茸茸凸凹| 五月天激情小说综合| 中文欧美字幕免费| 91精品国产乱| 在线这里只有精品| 中文字幕国产一区| 制服丝袜一区二区三区| 91久久精品午夜一区二区| 国产在线播放一区| 午夜精品福利久久久| 日韩一区欧美小说| 亚洲精品一区二区三区精华液| 欧美三级一区二区| 99精品在线观看视频| 国产一区高清在线| 奇米在线7777在线精品| 亚洲在线一区二区三区| 日本一区二区电影| 欧美不卡一二三| 欧美日韩视频在线第一区| 91丨九色porny丨蝌蚪| 国产a区久久久| 国内一区二区在线| 麻豆精品一区二区三区| 午夜精品福利一区二区蜜股av| 一区二区三区色| 最新国产成人在线观看| 欧美韩国日本综合| 国产日韩欧美高清| 久久精品日产第一区二区三区高清版| 91精品婷婷国产综合久久竹菊| 欧美色偷偷大香| 欧美中文字幕一区二区三区亚洲| 色综合久久六月婷婷中文字幕| 成人h动漫精品一区二区| 国产精品2024| 国产不卡在线播放| 国产精品亚洲视频| 国产成人亚洲综合a∨婷婷| 国产乱淫av一区二区三区| 麻豆极品一区二区三区| 蜜桃传媒麻豆第一区在线观看| 日韩电影一二三区| 美日韩一级片在线观看| 蜜臀国产一区二区三区在线播放| 日韩电影在线观看电影| 蜜臀久久99精品久久久久宅男| 奇米精品一区二区三区在线观看一| 亚洲.国产.中文慕字在线| 日韩专区在线视频| 免费成人小视频| 国产制服丝袜一区| 国产成人精品影视| 成人av电影在线| 99在线精品免费| 色综合网色综合| 欧美三级日本三级少妇99| 欧美日韩日日骚| 日韩视频一区二区| 久久综合给合久久狠狠狠97色69| 欧美精品一区视频| 国产精品免费视频观看| 亚洲美女区一区| 日韩高清在线电影| 韩国欧美国产一区| www.性欧美| 欧美日韩高清一区二区三区| 日韩一级高清毛片|