亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? stm32f2xx.h

?? STM32F2xx 標準固件庫
?? H
?? 第 1 頁 / 共 5 頁
字號:
/**
  ******************************************************************************
  * @file    stm32f2xx.h
  * @author  MCD Application Team
  * @version V1.0.0
  * @date    18-April-2011
  * @brief   CMSIS Cortex-M3 Device Peripheral Access Layer Header File. 
  *          This file contains all the peripheral register's definitions, bits 
  *          definitions and memory mapping for STM32F2xx devices.
  *            
  *          The file is the unique include file that the application programmer
  *          is using in the C source code, usually in main.c. This file contains:
  *           - Configuration section that allows to select:
  *              - The device used in the target application
  *              - To use or not the peripheral抯 drivers in application code(i.e. 
  *                code will be based on direct access to peripheral抯 registers 
  *                rather than drivers API), this option is controlled by 
  *                "#define USE_STDPERIPH_DRIVER"
  *              - To change few application-specific parameters such as the HSE 
  *                crystal frequency
  *           - Data structures and the address mapping for all peripherals
  *           - Peripheral's registers declarations and bits definition
  *           - Macros to access peripheral抯 registers hardware
  *  
  ******************************************************************************
  * @attention
  *
  * THE PRESENT FIRMWARE WHICH IS FOR GUIDANCE ONLY AIMS AT PROVIDING CUSTOMERS
  * WITH CODING INFORMATION REGARDING THEIR PRODUCTS IN ORDER FOR THEM TO SAVE
  * TIME. AS A RESULT, STMICROELECTRONICS SHALL NOT BE HELD LIABLE FOR ANY
  * DIRECT, INDIRECT OR CONSEQUENTIAL DAMAGES WITH RESPECT TO ANY CLAIMS ARISING
  * FROM THE CONTENT OF SUCH FIRMWARE AND/OR THE USE MADE BY CUSTOMERS OF THE
  * CODING INFORMATION CONTAINED HEREIN IN CONNECTION WITH THEIR PRODUCTS.
  *
  * <h2><center>&copy; COPYRIGHT 2011 STMicroelectronics</center></h2>
  ******************************************************************************  
  */ 

/** @addtogroup CMSIS
  * @{
  */

/** @addtogroup stm32f2xx
  * @{
  */
    
#ifndef __STM32F2xx_H
#define __STM32F2xx_H

#ifdef __cplusplus
 extern "C" {
#endif /* __cplusplus */
  
/** @addtogroup Library_configuration_section
  * @{
  */
  
/* Uncomment the line below according to the target STM32 device used in your
   application 
  */

#if !defined (STM32F2XX) 
  #define STM32F2XX
#endif

/*  Tip: To avoid modifying this file each time you need to switch between these
        devices, you can define the device in your toolchain compiler preprocessor.
  */

#if !defined (STM32F2XX)
 #error "Please select first the target STM32F2XX device used in your application (in stm32f2xx.h file)"
#endif

#if !defined  (USE_STDPERIPH_DRIVER)
/**
 * @brief Comment the line below if you will not use the peripherals drivers.
   In this case, these drivers will not be included and the application code will 
   be based on direct access to peripherals registers 
   */
  /*#define USE_STDPERIPH_DRIVER*/
#endif /* USE_STDPERIPH_DRIVER */

/**
 * @brief In the following line adjust the value of External High Speed oscillator (HSE)
   used in your application 
   
   Tip: To avoid modifying this file each time you need to use different HSE, you
        can define the HSE value in your toolchain compiler preprocessor.
  */           
#define HSE_VALUE            ((uint32_t)25000000) /*!< Value of the External oscillator in Hz */

/**
 * @brief In the following line adjust the External High Speed oscillator (HSE) Startup 
   Timeout value 
   */
#define HSE_STARTUP_TIMEOUT  ((uint16_t)0x0500)   /*!< Time out for HSE start up */
#define HSI_VALUE            ((uint32_t)16000000) /*!< Value of the Internal oscillator in Hz*/

/**
 * @brief STM32F2Xxx Standard Peripherals Library version number V1.0.0
   */
#define __STM32F2XX_STDPERIPH_VERSION_MAIN   (0x01) /*!< [31:24] main version */                                  
#define __STM32F2XX_STDPERIPH_VERSION_SUB1   (0x00) /*!< [23:16] sub1 version */
#define __STM32F2XX_STDPERIPH_VERSION_SUB2   (0x00) /*!< [15:8]  sub2 version */
#define __STM32F2XX_STDPERIPH_VERSION_RC     (0x00) /*!< [7:0]  release candidate */ 
#define __STM32F2XX_STDPERIPH_VERSION        ((__STM32F2XX_STDPERIPH_VERSION_MAIN << 24)\
                                             |(__STM32F2XX_STDPERIPH_VERSION_SUB1 << 16)\
                                             |(__STM32F2XX_STDPERIPH_VERSION_SUB2 << 8)\
                                             |(__STM32F2XX_STDPERIPH_VERSION_RC))
                                             
/**
  * @}
  */

/** @addtogroup Configuration_section_for_CMSIS
  * @{
  */

/**
 * @brief Configuration of the Cortex-M3 Processor and Core Peripherals 
 */
#define __MPU_PRESENT             1 /*!< STM32F2XX provide an MPU */
#define __NVIC_PRIO_BITS          4 /*!< STM32F2XX uses 4 Bits for the Priority Levels */
#define __Vendor_SysTickConfig    0 /*!< Set to 1 if different SysTick Config is used */

/**
 * @brief STM32F2XX Interrupt Number Definition, according to the selected device 
 *        in @ref Library_configuration_section 
 */
typedef enum IRQn
{
/******  Cortex-M3 Processor Exceptions Numbers ****************************************************************/
  NonMaskableInt_IRQn         = -14,    /*!< 2 Non Maskable Interrupt                                          */
  MemoryManagement_IRQn       = -12,    /*!< 4 Cortex-M3 Memory Management Interrupt                           */
  BusFault_IRQn               = -11,    /*!< 5 Cortex-M3 Bus Fault Interrupt                                   */
  UsageFault_IRQn             = -10,    /*!< 6 Cortex-M3 Usage Fault Interrupt                                 */
  SVCall_IRQn                 = -5,     /*!< 11 Cortex-M3 SV Call Interrupt                                    */
  DebugMonitor_IRQn           = -4,     /*!< 12 Cortex-M3 Debug Monitor Interrupt                              */
  PendSV_IRQn                 = -2,     /*!< 14 Cortex-M3 Pend SV Interrupt                                    */
  SysTick_IRQn                = -1,     /*!< 15 Cortex-M3 System Tick Interrupt                                */
/******  STM32 specific Interrupt Numbers **********************************************************************/
  WWDG_IRQn                   = 0,      /*!< Window WatchDog Interrupt                                         */
  PVD_IRQn                    = 1,      /*!< PVD through EXTI Line detection Interrupt                         */
  TAMP_STAMP_IRQn             = 2,      /*!< Tamper and TimeStamp interrupts through the EXTI line             */
  RTC_WKUP_IRQn               = 3,      /*!< RTC Wakeup interrupt through the EXTI line                        */
  FLASH_IRQn                  = 4,      /*!< FLASH global Interrupt                                            */
  RCC_IRQn                    = 5,      /*!< RCC global Interrupt                                              */
  EXTI0_IRQn                  = 6,      /*!< EXTI Line0 Interrupt                                              */
  EXTI1_IRQn                  = 7,      /*!< EXTI Line1 Interrupt                                              */
  EXTI2_IRQn                  = 8,      /*!< EXTI Line2 Interrupt                                              */
  EXTI3_IRQn                  = 9,      /*!< EXTI Line3 Interrupt                                              */
  EXTI4_IRQn                  = 10,     /*!< EXTI Line4 Interrupt                                              */
  DMA1_Stream0_IRQn           = 11,     /*!< DMA1 Stream 0 global Interrupt                                    */
  DMA1_Stream1_IRQn           = 12,     /*!< DMA1 Stream 1 global Interrupt                                    */
  DMA1_Stream2_IRQn           = 13,     /*!< DMA1 Stream 2 global Interrupt                                    */
  DMA1_Stream3_IRQn           = 14,     /*!< DMA1 Stream 3 global Interrupt                                    */
  DMA1_Stream4_IRQn           = 15,     /*!< DMA1 Stream 4 global Interrupt                                    */
  DMA1_Stream5_IRQn           = 16,     /*!< DMA1 Stream 5 global Interrupt                                    */
  DMA1_Stream6_IRQn           = 17,     /*!< DMA1 Stream 6 global Interrupt                                    */
  ADC_IRQn                    = 18,     /*!< ADC1, ADC2 and ADC3 global Interrupts                             */
  CAN1_TX_IRQn                = 19,     /*!< CAN1 TX Interrupt                                                 */
  CAN1_RX0_IRQn               = 20,     /*!< CAN1 RX0 Interrupt                                                */
  CAN1_RX1_IRQn               = 21,     /*!< CAN1 RX1 Interrupt                                                */
  CAN1_SCE_IRQn               = 22,     /*!< CAN1 SCE Interrupt                                                */
  EXTI9_5_IRQn                = 23,     /*!< External Line[9:5] Interrupts                                     */
  TIM1_BRK_TIM9_IRQn          = 24,     /*!< TIM1 Break interrupt and TIM9 global interrupt                    */
  TIM1_UP_TIM10_IRQn          = 25,     /*!< TIM1 Update Interrupt and TIM10 global interrupt                  */
  TIM1_TRG_COM_TIM11_IRQn     = 26,     /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
  TIM1_CC_IRQn                = 27,     /*!< TIM1 Capture Compare Interrupt                                    */
  TIM2_IRQn                   = 28,     /*!< TIM2 global Interrupt                                             */
  TIM3_IRQn                   = 29,     /*!< TIM3 global Interrupt                                             */
  TIM4_IRQn                   = 30,     /*!< TIM4 global Interrupt                                             */
  I2C1_EV_IRQn                = 31,     /*!< I2C1 Event Interrupt                                              */
  I2C1_ER_IRQn                = 32,     /*!< I2C1 Error Interrupt                                              */
  I2C2_EV_IRQn                = 33,     /*!< I2C2 Event Interrupt                                              */
  I2C2_ER_IRQn                = 34,     /*!< I2C2 Error Interrupt                                              */  
  SPI1_IRQn                   = 35,     /*!< SPI1 global Interrupt                                             */
  SPI2_IRQn                   = 36,     /*!< SPI2 global Interrupt                                             */
  USART1_IRQn                 = 37,     /*!< USART1 global Interrupt                                           */
  USART2_IRQn                 = 38,     /*!< USART2 global Interrupt                                           */
  USART3_IRQn                 = 39,     /*!< USART3 global Interrupt                                           */
  EXTI15_10_IRQn              = 40,     /*!< External Line[15:10] Interrupts                                   */
  RTC_Alarm_IRQn              = 41,     /*!< RTC Alarm (A and B) through EXTI Line Interrupt                   */
  OTG_FS_WKUP_IRQn            = 42,     /*!< USB OTG FS Wakeup through EXTI line interrupt                     */    
  TIM8_BRK_TIM12_IRQn         = 43,     /*!< TIM8 Break Interrupt and TIM12 global interrupt                   */
  TIM8_UP_TIM13_IRQn          = 44,     /*!< TIM8 Update Interrupt and TIM13 global interrupt                  */
  TIM8_TRG_COM_TIM14_IRQn     = 45,     /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
  TIM8_CC_IRQn                = 46,     /*!< TIM8 Capture Compare Interrupt                                    */
  DMA1_Stream7_IRQn           = 47,     /*!< DMA1 Stream7 Interrupt                                            */
  FSMC_IRQn                   = 48,     /*!< FSMC global Interrupt                                             */
  SDIO_IRQn                   = 49,     /*!< SDIO global Interrupt                                             */
  TIM5_IRQn                   = 50,     /*!< TIM5 global Interrupt                                             */
  SPI3_IRQn                   = 51,     /*!< SPI3 global Interrupt                                             */
  UART4_IRQn                  = 52,     /*!< UART4 global Interrupt                                            */
  UART5_IRQn                  = 53,     /*!< UART5 global Interrupt                                            */
  TIM6_DAC_IRQn               = 54,     /*!< TIM6 global and DAC1&2 underrun error  interrupts                 */
  TIM7_IRQn                   = 55,     /*!< TIM7 global interrupt                                             */
  DMA2_Stream0_IRQn           = 56,     /*!< DMA2 Stream 0 global Interrupt                                    */
  DMA2_Stream1_IRQn           = 57,     /*!< DMA2 Stream 1 global Interrupt                                    */
  DMA2_Stream2_IRQn           = 58,     /*!< DMA2 Stream 2 global Interrupt                                    */
  DMA2_Stream3_IRQn           = 59,     /*!< DMA2 Stream 3 global Interrupt                                    */
  DMA2_Stream4_IRQn           = 60,     /*!< DMA2 Stream 4 global Interrupt                                    */
  ETH_IRQn                    = 61,     /*!< Ethernet global Interrupt                                         */
  ETH_WKUP_IRQn               = 62,     /*!< Ethernet Wakeup through EXTI line Interrupt                       */
  CAN2_TX_IRQn                = 63,     /*!< CAN2 TX Interrupt                                                 */
  CAN2_RX0_IRQn               = 64,     /*!< CAN2 RX0 Interrupt                                                */
  CAN2_RX1_IRQn               = 65,     /*!< CAN2 RX1 Interrupt                                                */
  CAN2_SCE_IRQn               = 66,     /*!< CAN2 SCE Interrupt                                                */
  OTG_FS_IRQn                 = 67,     /*!< USB OTG FS global Interrupt                                       */
  DMA2_Stream5_IRQn           = 68,     /*!< DMA2 Stream 5 global interrupt                                    */
  DMA2_Stream6_IRQn           = 69,     /*!< DMA2 Stream 6 global interrupt                                    */
  DMA2_Stream7_IRQn           = 70,     /*!< DMA2 Stream 7 global interrupt                                    */
  USART6_IRQn                 = 71,     /*!< USART6 global interrupt                                           */ 
  I2C3_EV_IRQn                = 72,     /*!< I2C3 event interrupt                                              */
  I2C3_ER_IRQn                = 73,     /*!< I2C3 error interrupt                                              */
  OTG_HS_EP1_OUT_IRQn         = 74,     /*!< USB OTG HS End Point 1 Out global interrupt                       */
  OTG_HS_EP1_IN_IRQn          = 75,     /*!< USB OTG HS End Point 1 In global interrupt                        */
  OTG_HS_WKUP_IRQn            = 76,     /*!< USB OTG HS Wakeup through EXTI interrupt                          */
  OTG_HS_IRQn                 = 77,     /*!< USB OTG HS global interrupt                                       */
  DCMI_IRQn                   = 78,     /*!< DCMI global interrupt                                             */
  CRYP_IRQn                   = 79,     /*!< CRYP crypto global interrupt                                      */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久99久久精品| 中文字幕av免费专区久久| 国产精品一区二区男女羞羞无遮挡| 亚洲自拍偷拍网站| 一个色在线综合| 亚洲综合久久av| 一区av在线播放| 亚洲国产裸拍裸体视频在线观看乱了| 亚洲精品大片www| 亚洲自拍另类综合| 午夜一区二区三区在线观看| 五月天欧美精品| 久久99国产精品久久99果冻传媒| 久久se精品一区精品二区| 国产一区二区中文字幕| 国产一区日韩二区欧美三区| 国产精品中文字幕欧美| 成人一二三区视频| 91小视频在线免费看| 欧美视频第二页| 欧美一卡在线观看| 国产欧美一区在线| 亚洲欧洲韩国日本视频| 亚洲国产视频在线| 激情六月婷婷久久| 99久久综合狠狠综合久久| 在线免费观看日本一区| 日韩欧美国产三级电影视频| 久久久久久麻豆| 亚洲国产色一区| 国产综合久久久久影院| 不卡的av在线播放| 欧美久久久久久久久久| 国产亚洲精品aa午夜观看| 伊人色综合久久天天人手人婷| 爽好久久久欧美精品| 国产成人在线网站| 欧美日韩亚洲综合在线 | 中文字幕不卡在线播放| 国产精品亲子乱子伦xxxx裸| 亚洲v日本v欧美v久久精品| 国产精品一色哟哟哟| 欧美日韩国产在线播放网站| 国产性做久久久久久| 日本亚洲视频在线| 97精品久久久久中文字幕| 欧美va天堂va视频va在线| 亚洲欧洲三级电影| 国产乱人伦偷精品视频不卡| 欧美日韩一级片网站| 综合久久综合久久| 国产精品一区免费在线观看| 欧美人xxxx| 一区二区视频在线看| 国产精品亚洲午夜一区二区三区 | 91麻豆精品国产91久久久更新时间 | 国产精品美女一区二区在线观看| 亚洲777理论| 一本色道久久综合狠狠躁的推荐| 精品福利一二区| 三级影片在线观看欧美日韩一区二区| 成人激情免费网站| 国产欧美精品一区二区三区四区 | 亚洲综合色成人| 波多野洁衣一区| 久久久精品欧美丰满| 免费成人av资源网| 欧美日韩黄视频| 亚洲成在人线免费| 欧美日韩高清一区二区| 亚洲最新在线观看| 日本高清视频一区二区| 亚洲欧美日韩国产成人精品影院| 成人视屏免费看| 国产欧美日韩久久| 波多野结衣中文字幕一区| 国产三级精品在线| 丰满放荡岳乱妇91ww| 中文字幕欧美国产| 成人avav在线| 亚洲免费观看高清| 欧美色电影在线| 日韩精品高清不卡| 精品电影一区二区| 成人免费观看av| 亚洲欧美另类图片小说| 欧美综合亚洲图片综合区| 一区二区三区91| 制服丝袜一区二区三区| 免费成人美女在线观看.| 久久久综合精品| 99久久99久久综合| 一区二区三区国产精华| 欧美午夜精品免费| 日本午夜一本久久久综合| 精品国产一区二区亚洲人成毛片 | 日韩成人午夜电影| www精品美女久久久tv| 成人免费视频网站在线观看| 樱花草国产18久久久久| 91精品婷婷国产综合久久性色 | www.色综合.com| 亚洲成人免费影院| 日韩精品一区二区在线观看| 国产+成+人+亚洲欧洲自线| 亚洲综合色丁香婷婷六月图片| 欧美一区二区网站| av电影在线观看不卡| 亚洲第一av色| 欧美国产激情二区三区| 欧美日韩午夜在线视频| 韩国一区二区在线观看| 一区二区成人在线观看| 久久久不卡网国产精品二区 | 老司机精品视频线观看86| 国产三级精品三级| 欧美丝袜丝nylons| 国产精品小仙女| 午夜国产精品一区| 中文字幕中文字幕中文字幕亚洲无线| 在线视频一区二区三| 国产成人免费视频网站| 午夜精品福利一区二区三区av| 久久久一区二区三区捆绑**| 欧美色图第一页| 99久久婷婷国产综合精品电影 | 韩国成人福利片在线播放| 亚洲激情网站免费观看| 国产亚洲成av人在线观看导航| 欧美久久免费观看| 色婷婷国产精品| 白白色亚洲国产精品| 激情综合网天天干| 爽好多水快深点欧美视频| 亚洲精品日韩一| 国产日韩一级二级三级| 精品乱人伦小说| 欧美一区二区日韩| 欧美日韩日本视频| 欧美综合天天夜夜久久| jizzjizzjizz欧美| 高清日韩电视剧大全免费| 狠狠色丁香婷综合久久| 日韩在线观看一区二区| 亚洲成av人影院| 亚洲最快最全在线视频| 一区二区三区免费在线观看| 亚洲视频你懂的| 亚洲天堂网中文字| 国产精品网站在线| 日本一区二区视频在线观看| 久久婷婷国产综合国色天香| 精品国产免费久久| 2023国产精华国产精品| 亚洲男人电影天堂| 中文字幕欧美一区| 亚洲乱码中文字幕| 亚洲一区欧美一区| 香蕉久久一区二区不卡无毒影院| 亚洲成人自拍网| 蜜桃视频一区二区三区在线观看| 视频一区二区国产| 久久激情综合网| 激情小说亚洲一区| 处破女av一区二区| 91久久精品一区二区三| 欧美日韩亚洲综合一区 | 久久精品久久精品| 国产一区二区三区视频在线播放| 国内精品伊人久久久久影院对白| 韩国av一区二区三区四区| 国产精品一区2区| 99精品欧美一区| 欧美图片一区二区三区| 欧美成人video| 中文文精品字幕一区二区| 亚洲精品久久嫩草网站秘色| 五月综合激情婷婷六月色窝| 久久爱www久久做| 99国内精品久久| 欧美一区二区三区视频在线观看| 久久久夜色精品亚洲| 亚洲免费成人av| 精东粉嫩av免费一区二区三区| av电影在线观看完整版一区二区| 欧美性猛交xxxx黑人交| 久久久不卡网国产精品二区| 亚洲综合激情另类小说区| 国精产品一区一区三区mba视频 | 亚洲成人动漫一区| 国内精品国产成人| 欧美亚洲综合色| 久久精品欧美日韩| 亚洲bdsm女犯bdsm网站| 丁香婷婷综合色啪| 日韩免费观看高清完整版| 亚洲少妇中出一区| 狠狠色狠狠色综合日日91app| 91国产精品成人| 国产精品乱码人人做人人爱|