亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 聲卡芯片AIC23的測試程序
?? H
?? 第 1 頁 / 共 3 頁
字號:

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

extern unsigned int McBSP_VarRx[100];
extern unsigned int i,j;
extern unsigned int send_flag;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品久久久久久一区二区三区| 国产欧美精品一区| 久久久www成人免费毛片麻豆| 亚洲色欲色欲www在线观看| 奇米影视一区二区三区小说| 国产美女精品一区二区三区| 91福利精品第一导航| 26uuu精品一区二区三区四区在线| 一区二区三区在线高清| 国产九色精品成人porny| 欧美午夜精品一区二区蜜桃| 亚洲国产精华液网站w| 精东粉嫩av免费一区二区三区| 色婷婷久久久亚洲一区二区三区| 精品成人a区在线观看| 日韩国产在线一| 色久优优欧美色久优优| 中文字幕av一区二区三区高| 精品一区二区久久| 欧美一区二区三区日韩| 一区二区不卡在线播放| 99re热这里只有精品免费视频| 精品久久人人做人人爱| 天天射综合影视| 精品视频一区二区三区免费| 亚洲女同一区二区| 成人黄色大片在线观看| 国产精品欧美一区喷水| 国产乱码一区二区三区| 日韩久久久久久| 精品一区二区av| 久久久久久久综合色一本| 国产精品一区二区91| 久久亚洲一级片| 成人免费高清视频在线观看| 久久噜噜亚洲综合| 国产传媒一区在线| 国产精品欧美久久久久无广告| 成人黄色在线视频| 日韩毛片一二三区| 欧美少妇一区二区| 日韩精品成人一区二区三区 | 欧美日韩激情一区二区三区| 一区二区三区自拍| 欧美日本一区二区| 青青草原综合久久大伊人精品优势| 欧美区在线观看| 另类小说图片综合网| 精品日韩欧美一区二区| 黄页视频在线91| 国产精品久久福利| 欧美喷水一区二区| 久久国产精品区| 国产精品久久久久永久免费观看| 91色porny在线视频| 午夜欧美大尺度福利影院在线看| 日韩欧美在线综合网| 国产成人啪免费观看软件| 亚洲国产高清在线| 在线亚洲精品福利网址导航| 亚洲成人先锋电影| 精品国产91乱码一区二区三区 | 久久久午夜精品| 97精品国产97久久久久久久久久久久| 亚洲一区在线播放| 日韩手机在线导航| 91视频免费观看| 久久av中文字幕片| 一区二区三区欧美亚洲| 亚洲精品在线观看网站| 97久久精品人人澡人人爽| 日韩精品电影在线| 亚洲欧美日韩小说| 久久久亚洲精华液精华液精华液| 色婷婷久久久亚洲一区二区三区| 免费不卡在线观看| 亚洲精品乱码久久久久久黑人| 欧美一区二区二区| 99re这里都是精品| 久久国产精品第一页| 亚洲女同女同女同女同女同69| 日韩欧美的一区| 色婷婷亚洲一区二区三区| 精东粉嫩av免费一区二区三区| 夜夜爽夜夜爽精品视频| 欧美精品一区二区精品网| 91老司机福利 在线| 激情五月播播久久久精品| 亚洲精品成a人| 国产人成一区二区三区影院| 欧美日韩国产bt| 在线精品国精品国产尤物884a| 国产成人aaaa| 久久99国产精品成人| 亚洲成a天堂v人片| 亚洲美女屁股眼交| 国产精品二三区| 久久精品男人的天堂| 91麻豆精品国产91久久久| 91黄色免费版| 91麻豆.com| 99久久综合99久久综合网站| 精品制服美女久久| 奇米777欧美一区二区| 午夜私人影院久久久久| 亚洲欧美国产三级| 综合分类小说区另类春色亚洲小说欧美| 国产精品影视在线| 国产福利一区二区三区视频| 日韩和欧美一区二区三区| 亚洲一区二区欧美激情| 亚洲精品videosex极品| 亚洲激情自拍视频| 亚洲一区二区五区| 一区二区三区在线看| 亚洲裸体在线观看| 亚洲男人天堂av网| 亚洲一区二区成人在线观看| 亚洲精品亚洲人成人网在线播放| 日韩毛片高清在线播放| 一区二区三区在线视频免费观看| 亚洲柠檬福利资源导航| 一区二区三区在线视频观看| 亚洲资源中文字幕| 三级久久三级久久| 久久精品免费观看| 国产1区2区3区精品美女| 丁香婷婷综合色啪| 色综合久久中文综合久久97| 欧美日精品一区视频| 在线不卡一区二区| 26uuu久久天堂性欧美| 国产精品视频一二| 亚洲乱码日产精品bd| 亚洲国产wwwccc36天堂| 美女任你摸久久| 盗摄精品av一区二区三区| 色综合天天综合网天天看片| 欧美色窝79yyyycom| 日韩欧美色综合| 国产精品免费aⅴ片在线观看| 亚洲麻豆国产自偷在线| 天堂影院一区二区| 国产伦精品一区二区三区视频青涩 | 国产精品久久毛片av大全日韩| 国产精品久久久久久久久晋中 | eeuss鲁片一区二区三区在线看| 国产麻豆视频精品| 成人免费不卡视频| 欧美综合在线视频| 日韩精品中文字幕一区| 亚洲国产精华液网站w| 亚洲高清一区二区三区| 国产一区二区在线观看视频| 色域天天综合网| 欧美一卡二卡三卡四卡| 国产欧美日韩综合精品一区二区| 亚洲一区二区欧美| 国产精品亚洲视频| 欧美日韩中文精品| 中日韩av电影| 男人的j进女人的j一区| bt欧美亚洲午夜电影天堂| 91精品欧美一区二区三区综合在| 中国色在线观看另类| 久热成人在线视频| 欧美日韩一区高清| 亚洲欧美日韩国产一区二区三区 | 一区二区三区欧美激情| 久久成人免费网| 欧美色视频在线| 欧美高清一级片在线观看| 日本成人在线网站| 欧美日韩在线播| 亚洲欧美日韩中文播放| 国产成人亚洲精品青草天美| 7777女厕盗摄久久久| 亚洲激情自拍视频| 99综合影院在线| 中文字幕巨乱亚洲| 国产成人精品影视| 日韩精品中文字幕一区| 午夜精品福利一区二区蜜股av| 国产成人av电影| 久久久久国产成人精品亚洲午夜| 麻豆国产精品视频| 欧美精品久久天天躁| 一区二区免费看| 色老综合老女人久久久| 中文字幕日韩欧美一区二区三区| 国产伦精一区二区三区| 精品国产区一区| 蜜桃久久久久久久| 91精品国产综合久久久蜜臀图片| 亚洲一区二区高清| 欧美乱熟臀69xxxxxx| 亚洲一区二区三区国产| 精品视频123区在线观看| 一区二区三区中文字幕电影| 色哦色哦哦色天天综合|