亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? CS8900A的驅動程序
?? H
?? 第 1 頁 / 共 3 頁
字號:

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

extern unsigned int McBSP_VarRx[100];
extern unsigned int i,j;
extern unsigned int send_flag;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美人xxxx| 国产一区二区精品久久91| 国产欧美日韩不卡免费| 日韩免费视频线观看| 日韩精品一区二区三区swag| 欧美一区二区大片| 欧美xxxxx牲另类人与| 欧美sm美女调教| 精品国产乱码久久久久久浪潮 | 成人国产精品免费观看动漫| 国产做a爰片久久毛片| 国产美女精品人人做人人爽| 国产美女娇喘av呻吟久久| 粉嫩嫩av羞羞动漫久久久| 成人精品高清在线| 欧洲国内综合视频| 欧美日韩精品免费观看视频| 日韩一区二区免费在线电影 | 国产精品免费观看视频| 中文字幕一区二区5566日韩| 亚洲一区在线观看免费| 天天综合色天天| 韩国女主播成人在线| 成人久久18免费网站麻豆| 色中色一区二区| 日韩视频不卡中文| 国产精品毛片无遮挡高清| 亚洲国产综合人成综合网站| 国产原创一区二区| 在线观看免费亚洲| 2023国产一二三区日本精品2022| 国产精品毛片高清在线完整版| 亚洲精品你懂的| 国产乱码精品一区二区三| 在线欧美日韩精品| 久久综合九色综合欧美就去吻| 18欧美亚洲精品| 美女在线观看视频一区二区| 波多野洁衣一区| 欧美一区二区三区在线视频| 中文字幕制服丝袜一区二区三区| 天堂资源在线中文精品| 高清国产一区二区| 日韩欧美成人一区二区| 亚洲少妇最新在线视频| 国产一区二三区| 在线播放一区二区三区| 国产精品久久福利| 精品中文字幕一区二区小辣椒| 在线观看视频一区二区| 国产精品视频你懂的| 蜜桃av一区二区在线观看| 日本乱人伦一区| 国产精品久久久久aaaa樱花 | 91亚洲国产成人精品一区二三| 日韩美女天天操| 亚洲1区2区3区4区| 色婷婷亚洲综合| 国产精品久久久久一区二区三区| 精品一区二区三区在线播放| 欧美另类变人与禽xxxxx| 亚洲蜜臀av乱码久久精品蜜桃| 国产jizzjizz一区二区| 精品成人一区二区三区四区| 午夜成人免费视频| 精品视频1区2区| 夜夜嗨av一区二区三区网页| 97久久超碰国产精品电影| 国产精品欧美综合在线| 国产激情视频一区二区三区欧美| 日韩精品一区二区三区在线| 日本三级亚洲精品| 欧美一区二区视频在线观看| 日本在线观看不卡视频| 69堂亚洲精品首页| 日韩av网站在线观看| 欧美精品xxxxbbbb| 美国十次了思思久久精品导航| 欧美大片日本大片免费观看| 日韩电影在线看| 日韩欧美国产一区二区三区| 久久机这里只有精品| 精品国产一区二区三区久久久蜜月| 秋霞av亚洲一区二区三| 日韩精品一区二区三区视频播放 | 久久久国产午夜精品| 国产一区二区三区久久悠悠色av | 波多野结衣91| 亚洲一区二区在线视频| 欧美精品在线一区二区| 美女尤物国产一区| 国产三级欧美三级日产三级99| 丰满少妇在线播放bd日韩电影| 中文字幕亚洲在| 在线观看视频一区二区| 日本美女一区二区| 久久久久国色av免费看影院| 成人高清视频在线| 亚洲成人你懂的| 精品国产制服丝袜高跟| 成人97人人超碰人人99| 亚洲午夜在线视频| 精品va天堂亚洲国产| www.亚洲精品| 日本在线观看不卡视频| 国产精品美女视频| 欧美一区日韩一区| 成人午夜又粗又硬又大| 性做久久久久久久免费看| 久久久久久97三级| 精品视频全国免费看| 成人午夜精品在线| 亚洲成av人片| 国产精品九色蝌蚪自拍| 在线综合视频播放| 99re免费视频精品全部| 日本va欧美va瓶| 亚洲免费电影在线| 国产色产综合产在线视频| 欧美高清视频www夜色资源网| 成人丝袜高跟foot| 日韩av午夜在线观看| 亚洲免费资源在线播放| 久久亚洲二区三区| 欧美三级电影网| av在线不卡网| 国产一区二区免费看| 日本成人中文字幕在线视频| 亚洲桃色在线一区| 国产午夜亚洲精品理论片色戒| 欧美日韩高清一区二区不卡| 成人av手机在线观看| 久久99精品久久久久| 午夜精品免费在线观看| 亚洲美女偷拍久久| 国产精品欧美一区喷水| 日本一区二区免费在线观看视频| 日韩亚洲电影在线| 欧美日韩国产综合一区二区| 99久久免费视频.com| 国产成人鲁色资源国产91色综 | 91麻豆国产自产在线观看| 国产一区91精品张津瑜| 麻豆91在线播放免费| 日日摸夜夜添夜夜添国产精品| 亚洲一级二级三级| 一区二区三区欧美亚洲| 亚洲精品第1页| 亚洲人成影院在线观看| 国产精品久久久久久久久免费樱桃| 精品国产成人系列| 久久久精品日韩欧美| 久久免费美女视频| 国产日韩欧美综合一区| 久久综合一区二区| 国产欧美va欧美不卡在线| 国产欧美综合在线观看第十页| 久久综合久久综合久久综合| 久久综合九色欧美综合狠狠| 精品1区2区在线观看| 国产三级精品三级| 18欧美乱大交hd1984| 亚洲观看高清完整版在线观看| 午夜精品一区二区三区电影天堂| 免费观看久久久4p| 国产成人综合精品三级| 99久久伊人久久99| 欧美视频中文字幕| 欧美一三区三区四区免费在线看| 久久先锋影音av鲁色资源| 欧美国产激情二区三区| 亚洲乱码国产乱码精品精98午夜 | 成人动漫av在线| 91搞黄在线观看| 欧美一级欧美一级在线播放| 欧美成人三级电影在线| 欧美国产日产图区| 亚洲国产视频一区二区| 久久国产精品一区二区| 91无套直看片红桃| 日韩亚洲国产中文字幕欧美| 欧美激情综合五月色丁香小说| 亚洲欧美激情小说另类| 美脚の诱脚舐め脚责91| 色综合久久中文字幕综合网 | 国精产品一区一区三区mba视频 | 久久久久国产精品人| 亚洲精品一二三四区| 麻豆精品一区二区av白丝在线| 国产成人av电影在线观看| 欧美性xxxxxxxx| 国产日韩精品久久久| 亚洲电影激情视频网站| 国产成人超碰人人澡人人澡| 欧美三区在线观看| 国产视频一区不卡| 捆绑变态av一区二区三区| 91蝌蚪porny成人天涯| 2欧美一区二区三区在线观看视频| 亚洲欧美日韩一区二区三区在线观看|