亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TMS320F2812的串口驅動程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人激情综合网站| 中文字幕第一页久久| av资源站一区| 国产成人8x视频一区二区| 国产精品18久久久久| 韩国女主播成人在线观看| 美国十次了思思久久精品导航| 午夜激情久久久| 日本中文在线一区| 麻豆精品久久久| 国产资源在线一区| 国产成人av影院| a在线欧美一区| 91久久精品日日躁夜夜躁欧美| 色综合色狠狠天天综合色| 色哟哟一区二区| 欧美亚洲国产一卡| 91精品国产黑色紧身裤美女| 日韩欧美在线网站| 日本一区二区三区视频视频| 中文字幕在线不卡一区二区三区| 一区二区久久久| 亚洲成人资源在线| 久久精品国产在热久久| 国产传媒一区在线| 91论坛在线播放| 精品粉嫩aⅴ一区二区三区四区| 日韩一卡二卡三卡四卡| 亚洲精品一线二线三线无人区| 国产精品视频一二| 樱桃视频在线观看一区| 日韩成人av影视| 成人午夜电影久久影院| 欧洲另类一二三四区| 欧美成人精品福利| 亚洲欧美综合网| 蜜桃一区二区三区在线| 成人午夜视频在线观看| 欧美老肥妇做.爰bbww| 久久精品水蜜桃av综合天堂| 一区二区三区国产豹纹内裤在线| 蜜臀av性久久久久蜜臀aⅴ| 成人听书哪个软件好| 欧美性视频一区二区三区| 精品久久久久久久久久久久包黑料 | 精品免费99久久| 日韩毛片精品高清免费| 奇米777欧美一区二区| 91色视频在线| 久久久精品蜜桃| 91成人免费网站| 亚洲.国产.中文慕字在线| 欧美在线影院一区二区| 色哟哟亚洲精品| 精品福利av导航| 亚洲一区二区在线视频| 大白屁股一区二区视频| 欧美成人国产一区二区| 亚洲综合在线五月| 风流少妇一区二区| 欧美一区二区大片| 一个色综合网站| 99国产欧美另类久久久精品 | 亚洲黄色免费电影| 成人动漫一区二区三区| 久久久久97国产精华液好用吗| 丝袜a∨在线一区二区三区不卡| 97se亚洲国产综合自在线| 国产清纯白嫩初高生在线观看91| 日韩福利视频导航| 欧美视频一区在线观看| 亚洲免费伊人电影| 色综合色狠狠综合色| 亚洲欧美在线观看| 色偷偷成人一区二区三区91| 国产日韩欧美电影| 国产69精品一区二区亚洲孕妇| 日韩免费视频一区二区| 美脚の诱脚舐め脚责91| 色综合天天综合网国产成人综合天| 中文字幕欧美日本乱码一线二线| 久久精品人人做人人爽人人| 欧美成人激情免费网| 这里只有精品视频在线观看| 高清成人免费视频| 午夜精品一区二区三区电影天堂| 久久成人羞羞网站| 9191国产精品| 欧美午夜精品久久久久久孕妇| 精品欧美一区二区三区精品久久 | 91精品国产综合久久蜜臀| 亚洲精品欧美综合四区| 91在线视频网址| 亚洲国产人成综合网站| 7777精品伊人久久久大香线蕉的| 婷婷六月综合亚洲| 精品福利二区三区| 国产大陆a不卡| 亚洲乱码中文字幕| 欧美久久高跟鞋激| 精品在线观看免费| 国产精品日韩成人| 91激情五月电影| 亚洲精品视频一区二区| 亚洲一卡二卡三卡四卡五卡| 国产二区国产一区在线观看| 国产精品热久久久久夜色精品三区| 99re在线视频这里只有精品| 亚洲午夜久久久久久久久电影院| 欧美一区二区三区爱爱| 色激情天天射综合网| 亚洲国产成人高清精品| 精品国内片67194| av在线这里只有精品| 亚洲18色成人| 久久精品水蜜桃av综合天堂| 在线观看亚洲精品视频| 久久精品免费观看| 亚洲青青青在线视频| 日韩午夜中文字幕| 91视频在线看| 精品一区二区三区视频在线观看| 中文字幕日韩欧美一区二区三区| 欧美丰满少妇xxxbbb| 不卡高清视频专区| 麻豆国产精品一区二区三区| 亚洲乱码国产乱码精品精98午夜| 99精品视频在线观看| 亚洲精品视频自拍| 91精品国模一区二区三区| 国产成人亚洲综合a∨婷婷图片| 亚洲综合无码一区二区| 国产香蕉久久精品综合网| 欧美午夜不卡视频| 成人h版在线观看| 日韩成人一级大片| 一区二区三区四区蜜桃| 中文字幕制服丝袜成人av| 日韩色在线观看| 欧美色视频一区| 色欧美片视频在线观看在线视频| 国产一区二三区| 天使萌一区二区三区免费观看| 亚洲图片你懂的| 国产精品每日更新在线播放网址| 日韩美女视频一区二区 | 欧美日韩在线播放一区| 欧美激情中文字幕一区二区| 91精品国产综合久久精品图片| 久久国产日韩欧美精品| 亚洲制服欧美中文字幕中文字幕| 亚洲国产成人在线| 久久影音资源网| 精品国产123| 亚洲精品一区二区三区蜜桃下载| 日韩精品一区二区三区视频在线观看 | 国产·精品毛片| 国产成人高清在线| 成人一二三区视频| 成人aaaa免费全部观看| 国产成人精品综合在线观看| 成人性生交大片免费看在线播放| 国产不卡在线播放| 99久久er热在这里只有精品15 | 色综合天天综合网天天看片| 色婷婷亚洲一区二区三区| 色呦呦国产精品| 欧美色视频一区| 91精品国产美女浴室洗澡无遮挡| 日韩欧美亚洲国产精品字幕久久久 | 成人午夜看片网址| 91日韩精品一区| 欧美日韩免费高清一区色橹橹| 欧美蜜桃一区二区三区| 日韩欧美在线一区二区三区| 国产午夜亚洲精品不卡| 国产精品动漫网站| 夜夜揉揉日日人人青青一国产精品| 午夜婷婷国产麻豆精品| 日韩高清一级片| 国产伦精品一区二区三区视频青涩| 粉嫩av一区二区三区在线播放 | 亚洲成人激情自拍| 日本伊人精品一区二区三区观看方式| 蜜臀av性久久久久蜜臀aⅴ| 国产99久久久国产精品潘金| 日本道精品一区二区三区| 欧美精品粉嫩高潮一区二区| 久久久久亚洲综合| 亚洲欧洲日韩女同| 午夜一区二区三区在线观看| 国产在线一区二区| 在线观看免费亚洲| 精品国产乱码久久久久久浪潮| 亚洲天堂av老司机| 日本va欧美va瓶| 色综合天天综合狠狠| 精品久久一二三区| 亚洲成人资源网| 波多野结衣中文一区|