亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dma.h

?? 嵌入式ARM的一些源代碼
?? H
字號:
/* $Id: dma.h,v 1.7 1992/12/14 00:29:34 root Exp root $
 * linux/include/asm/dma.h: Defines for using and allocating dma channels.
 * Written by Hennus Bergman, 1992.
 * High DMA channel support & info by Hannu Savolainen
 * and John Boyd, Nov. 1992.
 */

#ifndef _ASM_DMA_H
#define _ASM_DMA_H

#include <asm/io.h>		/* need byte IO */


#ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER
#define dma_outb	outb_p
#else
#define dma_outb	outb
#endif

#define dma_inb		inb

/*
 * NOTES about DMA transfers:
 *
 *  controller 1: channels 0-3, byte operations, ports 00-1F
 *  controller 2: channels 4-7, word operations, ports C0-DF
 *
 *  - ALL registers are 8 bits only, regardless of transfer size
 *  - channel 4 is not used - cascades 1 into 2.
 *  - channels 0-3 are byte - addresses/counts are for physical bytes
 *  - channels 5-7 are word - addresses/counts are for physical words
 *  - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries
 *  - transfer count loaded to registers is 1 less than actual count
 *  - controller 2 offsets are all even (2x offsets for controller 1)
 *  - page registers for 5-7 don't use data bit 0, represent 128K pages
 *  - page registers for 0-3 use bit 0, represent 64K pages
 *
 * DMA transfers are limited to the lower 16MB of _physical_ memory.  
 * Note that addresses loaded into registers must be _physical_ addresses,
 * not logical addresses (which may differ if paging is active).
 *
 *  Address mapping for channels 0-3:
 *
 *   A23 ... A16 A15 ... A8  A7 ... A0    (Physical addresses)
 *    |  ...  |   |  ... |   |  ... |
 *    |  ...  |   |  ... |   |  ... |
 *    |  ...  |   |  ... |   |  ... |
 *   P7  ...  P0  A7 ... A0  A7 ... A0   
 * |    Page    | Addr MSB | Addr LSB |   (DMA registers)
 *
 *  Address mapping for channels 5-7:
 *
 *   A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0    (Physical addresses)
 *    |  ...  |   \   \   ... \  \  \  ... \  \
 *    |  ...  |    \   \   ... \  \  \  ... \  (not used)
 *    |  ...  |     \   \   ... \  \  \  ... \
 *   P7  ...  P1 (0) A7 A6  ... A0 A7 A6 ... A0   
 * |      Page      |  Addr MSB   |  Addr LSB  |   (DMA registers)
 *
 * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses
 * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at
 * the hardware level, so odd-byte transfers aren't possible).
 *
 * Transfer count (_not # bytes_) is limited to 64K, represented as actual
 * count - 1 : 64K => 0xFFFF, 1 => 0x0000.  Thus, count is always 1 or more,
 * and up to 128K bytes may be transferred on channels 5-7 in one operation. 
 *
 */

#define MAX_DMA_CHANNELS	8

/* The maximum address that we can perform a DMA transfer to on this platform */
#define MAX_DMA_ADDRESS      0x1000000

/* 8237 DMA controllers */
#define IO_DMA1_BASE	0x00	/* 8 bit slave DMA, channels 0..3 */
#define IO_DMA2_BASE	0xC0	/* 16 bit master DMA, ch 4(=slave input)..7 */

/* DMA controller registers */
#define DMA1_CMD_REG		0x08	/* command register (w) */
#define DMA1_STAT_REG		0x08	/* status register (r) */
#define DMA1_REQ_REG            0x09    /* request register (w) */
#define DMA1_MASK_REG		0x0A	/* single-channel mask (w) */
#define DMA1_MODE_REG		0x0B	/* mode register (w) */
#define DMA1_CLEAR_FF_REG	0x0C	/* clear pointer flip-flop (w) */
#define DMA1_TEMP_REG           0x0D    /* Temporary Register (r) */
#define DMA1_RESET_REG		0x0D	/* Master Clear (w) */
#define DMA1_CLR_MASK_REG       0x0E    /* Clear Mask */
#define DMA1_MASK_ALL_REG       0x0F    /* all-channels mask (w) */

#define DMA2_CMD_REG		0xD0	/* command register (w) */
#define DMA2_STAT_REG		0xD0	/* status register (r) */
#define DMA2_REQ_REG            0xD2    /* request register (w) */
#define DMA2_MASK_REG		0xD4	/* single-channel mask (w) */
#define DMA2_MODE_REG		0xD6	/* mode register (w) */
#define DMA2_CLEAR_FF_REG	0xD8	/* clear pointer flip-flop (w) */
#define DMA2_TEMP_REG           0xDA    /* Temporary Register (r) */
#define DMA2_RESET_REG		0xDA	/* Master Clear (w) */
#define DMA2_CLR_MASK_REG       0xDC    /* Clear Mask */
#define DMA2_MASK_ALL_REG       0xDE    /* all-channels mask (w) */

#define DMA_ADDR_0              0x00    /* DMA address registers */
#define DMA_ADDR_1              0x02
#define DMA_ADDR_2              0x04
#define DMA_ADDR_3              0x06
#define DMA_ADDR_4              0xC0
#define DMA_ADDR_5              0xC4
#define DMA_ADDR_6              0xC8
#define DMA_ADDR_7              0xCC

#define DMA_CNT_0               0x01    /* DMA count registers */
#define DMA_CNT_1               0x03
#define DMA_CNT_2               0x05
#define DMA_CNT_3               0x07
#define DMA_CNT_4               0xC2
#define DMA_CNT_5               0xC6
#define DMA_CNT_6               0xCA
#define DMA_CNT_7               0xCE

#define DMA_PAGE_0              0x87    /* DMA page registers */
#define DMA_PAGE_1              0x83
#define DMA_PAGE_2              0x81
#define DMA_PAGE_3              0x82
#define DMA_PAGE_5              0x8B
#define DMA_PAGE_6              0x89
#define DMA_PAGE_7              0x8A

#define DMA_MODE_READ	0x44	/* I/O to memory, no autoinit, increment, single mode */
#define DMA_MODE_WRITE	0x48	/* memory to I/O, no autoinit, increment, single mode */
#define DMA_MODE_CASCADE 0xC0   /* pass thru DREQ->HRQ, DACK<-HLDA only */

/* enable/disable a specific DMA channel */
static __inline__ void enable_dma(unsigned int dmanr)
{
	if (dmanr<=3)
		dma_outb(dmanr,  DMA1_MASK_REG);
	else
		dma_outb(dmanr & 3,  DMA2_MASK_REG);
}

static __inline__ void disable_dma(unsigned int dmanr)
{
	if (dmanr<=3)
		dma_outb(dmanr | 4,  DMA1_MASK_REG);
	else
		dma_outb((dmanr & 3) | 4,  DMA2_MASK_REG);
}

/* Clear the 'DMA Pointer Flip Flop'.
 * Write 0 for LSB/MSB, 1 for MSB/LSB access.
 * Use this once to initialize the FF to a known state.
 * After that, keep track of it. :-)
 * --- In order to do that, the DMA routines below should ---
 * --- only be used while interrupts are disabled! ---
 */
static __inline__ void clear_dma_ff(unsigned int dmanr)
{
	if (dmanr<=3)
		dma_outb(0,  DMA1_CLEAR_FF_REG);
	else
		dma_outb(0,  DMA2_CLEAR_FF_REG);
}

/* set mode (above) for a specific DMA channel */
static __inline__ void set_dma_mode(unsigned int dmanr, char mode)
{
	if (dmanr<=3)
		dma_outb(mode | dmanr,  DMA1_MODE_REG);
	else
		dma_outb(mode | (dmanr&3),  DMA2_MODE_REG);
}

/* Set only the page register bits of the transfer address.
 * This is used for successive transfers when we know the contents of
 * the lower 16 bits of the DMA current address register, but a 64k boundary
 * may have been crossed.
 */
static __inline__ void set_dma_page(unsigned int dmanr, char pagenr)
{
	switch(dmanr) {
		case 0:
			dma_outb(pagenr, DMA_PAGE_0);
			break;
		case 1:
			dma_outb(pagenr, DMA_PAGE_1);
			break;
		case 2:
			dma_outb(pagenr, DMA_PAGE_2);
			break;
		case 3:
			dma_outb(pagenr, DMA_PAGE_3);
			break;
		case 5:
			dma_outb(pagenr & 0xfe, DMA_PAGE_5);
			break;
		case 6:
			dma_outb(pagenr & 0xfe, DMA_PAGE_6);
			break;
		case 7:
			dma_outb(pagenr & 0xfe, DMA_PAGE_7);
			break;
	}
}


/* Set transfer address & page bits for specific DMA channel.
 * Assumes dma flipflop is clear.
 */
static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int a)
{
	set_dma_page(dmanr, a>>16);
	if (dmanr <= 3)  {
	    dma_outb( a & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );
            dma_outb( (a>>8) & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );
	}  else  {
	    dma_outb( (a>>1) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );
	    dma_outb( (a>>9) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );
	}
}


/* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for
 * a specific DMA channel.
 * You must ensure the parameters are valid.
 * NOTE: from a manual: "the number of transfers is one more
 * than the initial word count"! This is taken into account.
 * Assumes dma flip-flop is clear.
 * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7.
 */
static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count)
{
        count--;
	if (dmanr <= 3)  {
	    dma_outb( count & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );
	    dma_outb( (count>>8) & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );
        } else {
	    dma_outb( (count>>1) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );
	    dma_outb( (count>>9) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );
        }
}


/* Get DMA residue count. After a DMA transfer, this
 * should return zero. Reading this while a DMA transfer is
 * still in progress will return unpredictable results.
 * If called before the channel has been used, it may return 1.
 * Otherwise, it returns the number of _bytes_ left to transfer.
 *
 * Assumes DMA flip-flop is clear.
 */
static __inline__ int get_dma_residue(unsigned int dmanr)
{
	unsigned int io_port = (dmanr<=3)? ((dmanr&3)<<1) + 1 + IO_DMA1_BASE
					 : ((dmanr&3)<<2) + 2 + IO_DMA2_BASE;

	/* using short to get 16-bit wrap around */
	unsigned short count;

	count = 1 + dma_inb(io_port);
	count += dma_inb(io_port) << 8;
	
	return (dmanr<=3)? count : (count<<1);
}


/* These are in kernel/dma.c: */
extern int request_dma(unsigned int dmanr, const char * device_id);	/* reserve a DMA channel */
extern void free_dma(unsigned int dmanr);	/* release it again */


#endif /* _ASM_DMA_H */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品国产一二三区| 中文字幕一区av| 91免费看`日韩一区二区| 日韩av电影免费观看高清完整版在线观看| 欧美成人一级视频| 91高清在线观看| 国产成人一级电影| 久久国产夜色精品鲁鲁99| 亚洲激情六月丁香| 日本一区二区三区电影| 欧美一二三在线| 色天天综合久久久久综合片| 九一久久久久久| 亚洲成av人片观看| 国产精品久久久久久久久动漫| 日韩美女一区二区三区四区| 一本高清dvd不卡在线观看| 国产麻豆一精品一av一免费 | 国产欧美日韩视频在线观看| 欧美视频三区在线播放| 国产成人aaaa| 国产酒店精品激情| 久久99九九99精品| 婷婷久久综合九色综合伊人色| 亚洲欧洲99久久| 中文字幕+乱码+中文字幕一区| 欧美电影免费观看高清完整版在线| 日本韩国精品在线| 91原创在线视频| 成人av免费在线播放| 国产精品一卡二| 国产乱淫av一区二区三区| 蜜桃视频在线观看一区二区| 亚洲va韩国va欧美va| 一区二区不卡在线播放| 亚洲视频一区二区在线| 国产精品免费久久久久| 国产日韩高清在线| 国产婷婷色一区二区三区| 2021久久国产精品不只是精品| 日韩一区二区三区视频| 欧美一区二区三区系列电影| 欧美日本在线播放| 91 com成人网| 欧美一区二区大片| 日韩精品专区在线| 精品99久久久久久| 国产亚洲欧美日韩俺去了| 久久亚洲免费视频| 欧美激情在线一区二区| 中文字幕欧美激情一区| 中文字幕亚洲精品在线观看 | 蜜桃av一区二区在线观看| 丝袜美腿亚洲色图| 美女视频黄免费的久久| 久久精品国产99| 九九**精品视频免费播放| 免费成人在线影院| 国产精品一区免费视频| 成人动漫一区二区在线| 91在线播放网址| 欧美色男人天堂| 欧美刺激午夜性久久久久久久| 精品国产免费人成在线观看| 久久色.com| 亚洲女同女同女同女同女同69| 亚洲午夜视频在线| 久久精品av麻豆的观看方式| 国产一区不卡精品| 91蜜桃视频在线| 91.成人天堂一区| 国产视频在线观看一区二区三区| 国产精品久久久久影院色老大 | 亚洲色图制服丝袜| 亚洲成人久久影院| 精品在线免费观看| av在线不卡免费看| 欧美日韩国产色站一区二区三区| 日韩午夜在线播放| 国产精品国产三级国产aⅴ中文 | 91免费观看在线| 欧美一区二区三区啪啪| 欧美国产1区2区| 亚洲国产视频直播| 国产suv精品一区二区6| 欧美专区亚洲专区| 久久看人人爽人人| 亚洲福利一区二区| 国产乱码一区二区三区| 一本大道久久精品懂色aⅴ| 日韩欧美自拍偷拍| 最新欧美精品一区二区三区| 日本三级亚洲精品| 91丨porny丨最新| 亚洲精品在线免费播放| 亚洲视频一区在线| 国产精品一区二区无线| 欧美午夜精品久久久久久孕妇| 久久精品夜色噜噜亚洲aⅴ| 午夜精品一区二区三区三上悠亚| 国产激情一区二区三区桃花岛亚洲| 在线观看一区二区视频| 国产日韩欧美高清在线| 免费看欧美美女黄的网站| 一本大道av一区二区在线播放| 久久综合五月天婷婷伊人| 亚洲成人av免费| 99r国产精品| 国产欧美一区二区三区沐欲| 日韩精品五月天| 色偷偷久久一区二区三区| 久久久久久久综合日本| 日韩激情一二三区| 欧美性xxxxxxxx| 自拍偷拍国产亚洲| 本田岬高潮一区二区三区| 欧美成人免费网站| 日韩中文欧美在线| 欧美婷婷六月丁香综合色| 国产精品久久久久7777按摩| 狠狠色丁香久久婷婷综合_中| 欧美日韩国产区一| 亚洲午夜三级在线| 日本精品一级二级| 国产精品久久久久久久久动漫 | 欧美色欧美亚洲另类二区| 国产精品九色蝌蚪自拍| 国产精品一卡二卡在线观看| 欧美tickling挠脚心丨vk| 日韩电影免费在线| 欧美日韩免费在线视频| 亚洲精品亚洲人成人网| 99国产欧美久久久精品| 中文字幕亚洲不卡| 91网址在线看| 一区二区三区日本| 欧美性xxxxxxxx| 午夜精品福利久久久| 欧洲视频一区二区| 亚洲国产日韩精品| 欧美日本不卡视频| 日本视频一区二区三区| 日韩美女视频一区二区在线观看| 琪琪久久久久日韩精品| 日韩天堂在线观看| 国产毛片一区二区| 欧美国产精品v| 91一区二区三区在线观看| 中文字幕一区日韩精品欧美| 97aⅴ精品视频一二三区| **欧美大码日韩| 欧美亚洲精品一区| 青青青伊人色综合久久| 欧美草草影院在线视频| 91精品视频网| 国产一区二区三区国产| 日本一区二区三区在线不卡| 成人精品一区二区三区四区| 国产精品久久久久久久蜜臀| 94-欧美-setu| 亚洲午夜免费福利视频| 欧美一区二区三区男人的天堂| 麻豆精品国产91久久久久久| 久久视频一区二区| 99精品桃花视频在线观看| 亚洲一区二区美女| 欧美成va人片在线观看| 北条麻妃国产九九精品视频| 一区二区三区四区不卡视频| 欧美精品黑人性xxxx| 久久电影网站中文字幕 | 久久午夜电影网| 99re热视频这里只精品| 五月天精品一区二区三区| 久久新电视剧免费观看| 日本精品裸体写真集在线观看 | 亚洲嫩草精品久久| 欧美一区二区女人| 成人午夜在线视频| 亚洲777理论| 国产视频一区二区三区在线观看| 色婷婷综合五月| 极品少妇一区二区三区精品视频 | 国产精品美日韩| 欧美日韩亚洲不卡| 国产剧情一区二区| 亚洲aⅴ怡春院| 中文字幕一区二区日韩精品绯色| 欧美日韩在线不卡| 国产成人aaa| 蜜桃av一区二区三区| 国产精品久久久久四虎| 日韩精品中午字幕| 91福利精品视频| 粉嫩aⅴ一区二区三区四区五区 | 爽爽淫人综合网网站| 国产日韩v精品一区二区| 欧美一区三区四区| 91视频com| 国产成人日日夜夜|