亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dma.h

?? 嵌入式ARM的一些源代碼
?? H
字號:
/* $Id: dma.h,v 1.7 1992/12/14 00:29:34 root Exp root $
 * linux/include/asm/dma.h: Defines for using and allocating dma channels.
 * Written by Hennus Bergman, 1992.
 * High DMA channel support & info by Hannu Savolainen
 * and John Boyd, Nov. 1992.
 */

/*
 * Note: Adapted for PowerPC by Gary Thomas
 *
 * There may be some comments or restrictions made here which are
 * not valid for the PowerPC (PreP) platform.  Take what you read
 * with a grain of salt.
 */
 

#ifndef _ASM_DMA_H
#define _ASM_DMA_H

#include <asm/io.h>		/* need byte IO */


#ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER
#define dma_outb	outb_p
#else
#define dma_outb	outb
#endif

#define dma_inb		inb

/*
 * NOTES about DMA transfers:
 *
 *  controller 1: channels 0-3, byte operations, ports 00-1F
 *  controller 2: channels 4-7, word operations, ports C0-DF
 *
 *  - ALL registers are 8 bits only, regardless of transfer size
 *  - channel 4 is not used - cascades 1 into 2.
 *  - channels 0-3 are byte - addresses/counts are for physical bytes
 *  - channels 5-7 are word - addresses/counts are for physical words
 *  - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries
 *  - transfer count loaded to registers is 1 less than actual count
 *  - controller 2 offsets are all even (2x offsets for controller 1)
 *  - page registers for 5-7 don't use data bit 0, represent 128K pages
 *  - page registers for 0-3 use bit 0, represent 64K pages
 *
 * DMA transfers are limited to the lower 16MB of _physical_ memory.  
 * Note that addresses loaded into registers must be _physical_ addresses,
 * not logical addresses (which may differ if paging is active).
 *
 *  Address mapping for channels 0-3:
 *
 *   A23 ... A16 A15 ... A8  A7 ... A0    (Physical addresses)
 *    |  ...  |   |  ... |   |  ... |
 *    |  ...  |   |  ... |   |  ... |
 *    |  ...  |   |  ... |   |  ... |
 *   P7  ...  P0  A7 ... A0  A7 ... A0   
 * |    Page    | Addr MSB | Addr LSB |   (DMA registers)
 *
 *  Address mapping for channels 5-7:
 *
 *   A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0    (Physical addresses)
 *    |  ...  |   \   \   ... \  \  \  ... \  \
 *    |  ...  |    \   \   ... \  \  \  ... \  (not used)
 *    |  ...  |     \   \   ... \  \  \  ... \
 *   P7  ...  P1 (0) A7 A6  ... A0 A7 A6 ... A0   
 * |      Page      |  Addr MSB   |  Addr LSB  |   (DMA registers)
 *
 * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses
 * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at
 * the hardware level, so odd-byte transfers aren't possible).
 *
 * Transfer count (_not # bytes_) is limited to 64K, represented as actual
 * count - 1 : 64K => 0xFFFF, 1 => 0x0000.  Thus, count is always 1 or more,
 * and up to 128K bytes may be transferred on channels 5-7 in one operation. 
 *
 */

#define MAX_DMA_CHANNELS	8

/* The maximum address that we can perform a DMA transfer to on this platform */
/* Doesn't really apply... */
#define MAX_DMA_ADDRESS      0xFFFFFFFF

/* 8237 DMA controllers */
#define IO_DMA1_BASE	0x00	/* 8 bit slave DMA, channels 0..3 */
#define IO_DMA2_BASE	0xC0	/* 16 bit master DMA, ch 4(=slave input)..7 */

/* DMA controller registers */
#define DMA1_CMD_REG		0x08	/* command register (w) */
#define DMA1_STAT_REG		0x08	/* status register (r) */
#define DMA1_REQ_REG            0x09    /* request register (w) */
#define DMA1_MASK_REG		0x0A	/* single-channel mask (w) */
#define DMA1_MODE_REG		0x0B	/* mode register (w) */
#define DMA1_CLEAR_FF_REG	0x0C	/* clear pointer flip-flop (w) */
#define DMA1_TEMP_REG           0x0D    /* Temporary Register (r) */
#define DMA1_RESET_REG		0x0D	/* Master Clear (w) */
#define DMA1_CLR_MASK_REG       0x0E    /* Clear Mask */
#define DMA1_MASK_ALL_REG       0x0F    /* all-channels mask (w) */

#define DMA2_CMD_REG		0xD0	/* command register (w) */
#define DMA2_STAT_REG		0xD0	/* status register (r) */
#define DMA2_REQ_REG            0xD2    /* request register (w) */
#define DMA2_MASK_REG		0xD4	/* single-channel mask (w) */
#define DMA2_MODE_REG		0xD6	/* mode register (w) */
#define DMA2_CLEAR_FF_REG	0xD8	/* clear pointer flip-flop (w) */
#define DMA2_TEMP_REG           0xDA    /* Temporary Register (r) */
#define DMA2_RESET_REG		0xDA	/* Master Clear (w) */
#define DMA2_CLR_MASK_REG       0xDC    /* Clear Mask */
#define DMA2_MASK_ALL_REG       0xDE    /* all-channels mask (w) */

#define DMA_ADDR_0              0x00    /* DMA address registers */
#define DMA_ADDR_1              0x02
#define DMA_ADDR_2              0x04
#define DMA_ADDR_3              0x06
#define DMA_ADDR_4              0xC0
#define DMA_ADDR_5              0xC4
#define DMA_ADDR_6              0xC8
#define DMA_ADDR_7              0xCC

#define DMA_CNT_0               0x01    /* DMA count registers */
#define DMA_CNT_1               0x03
#define DMA_CNT_2               0x05
#define DMA_CNT_3               0x07
#define DMA_CNT_4               0xC2
#define DMA_CNT_5               0xC6
#define DMA_CNT_6               0xCA
#define DMA_CNT_7               0xCE

#define DMA_LO_PAGE_0              0x87    /* DMA page registers */
#define DMA_LO_PAGE_1              0x83
#define DMA_LO_PAGE_2              0x81
#define DMA_LO_PAGE_3              0x82
#define DMA_LO_PAGE_5              0x8B
#define DMA_LO_PAGE_6              0x89
#define DMA_LO_PAGE_7              0x8A

#define DMA_HI_PAGE_0              0x487    /* DMA page registers */
#define DMA_HI_PAGE_1              0x483
#define DMA_HI_PAGE_2              0x481
#define DMA_HI_PAGE_3              0x482
#define DMA_HI_PAGE_5              0x48B
#define DMA_HI_PAGE_6              0x489
#define DMA_HI_PAGE_7              0x48A

#define DMA_MODE_READ	0x44	/* I/O to memory, no autoinit, increment, single mode */
#define DMA_MODE_WRITE	0x48	/* memory to I/O, no autoinit, increment, single mode */
#define DMA_MODE_CASCADE 0xC0   /* pass thru DREQ->HRQ, DACK<-HLDA only */

/* enable/disable a specific DMA channel */
static __inline__ void enable_dma(unsigned int dmanr)
{
	if (dmanr != 4)
	{
		dma_outb(0, DMA2_MASK_REG);  /* This may not be enabled */
		dma_outb(0, DMA2_CMD_REG);  /* Enable group */
	}
	if (dmanr<=3)
	{
		dma_outb(dmanr,  DMA1_MASK_REG);
		dma_outb(0, DMA1_CMD_REG);  /* Enable group */
	} else
	{
		dma_outb(dmanr & 3,  DMA2_MASK_REG);
	}
}

static __inline__ void disable_dma(unsigned int dmanr)
{
	if (dmanr<=3)
		dma_outb(dmanr | 4,  DMA1_MASK_REG);
	else
		dma_outb((dmanr & 3) | 4,  DMA2_MASK_REG);
}

/* Clear the 'DMA Pointer Flip Flop'.
 * Write 0 for LSB/MSB, 1 for MSB/LSB access.
 * Use this once to initialize the FF to a known state.
 * After that, keep track of it. :-)
 * --- In order to do that, the DMA routines below should ---
 * --- only be used while interrupts are disabled! ---
 */
static __inline__ void clear_dma_ff(unsigned int dmanr)
{
	if (dmanr<=3)
		dma_outb(0,  DMA1_CLEAR_FF_REG);
	else
		dma_outb(0,  DMA2_CLEAR_FF_REG);
}

/* set mode (above) for a specific DMA channel */
static __inline__ void set_dma_mode(unsigned int dmanr, char mode)
{
	if (dmanr<=3)
		dma_outb(mode | dmanr,  DMA1_MODE_REG);
	else
		dma_outb(mode | (dmanr&3),  DMA2_MODE_REG);
}

/* Set only the page register bits of the transfer address.
 * This is used for successive transfers when we know the contents of
 * the lower 16 bits of the DMA current address register, but a 64k boundary
 * may have been crossed.
 */
static __inline__ void set_dma_page(unsigned int dmanr, int pagenr)
{
	switch(dmanr) {
		case 0:
			dma_outb(pagenr, DMA_LO_PAGE_0);
			break;
		case 1:
			dma_outb(pagenr, DMA_LO_PAGE_1);
			break;
		case 2:
			dma_outb(pagenr, DMA_LO_PAGE_2);
			dma_outb(pagenr>>8, DMA_HI_PAGE_2); 
			break;
		case 3:
			dma_outb(pagenr, DMA_LO_PAGE_3);
			break;
		case 5:
			dma_outb(pagenr & 0xfe, DMA_LO_PAGE_5);
			break;
		case 6:
			dma_outb(pagenr & 0xfe, DMA_LO_PAGE_6);
			break;
		case 7:
			dma_outb(pagenr & 0xfe, DMA_LO_PAGE_7);
			break;
	}
}


/* Set transfer address & page bits for specific DMA channel.
 * Assumes dma flipflop is clear.
 */
static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int phys)
{
	if (dmanr <= 3)  {
	    dma_outb( phys & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );
            dma_outb( (phys>>8) & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );
	}  else  {
	    dma_outb( (phys>>1) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );
	    dma_outb( (phys>>9) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );
	}
	set_dma_page(dmanr, phys>>16);
}


/* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for
 * a specific DMA channel.
 * You must ensure the parameters are valid.
 * NOTE: from a manual: "the number of transfers is one more
 * than the initial word count"! This is taken into account.
 * Assumes dma flip-flop is clear.
 * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7.
 */
static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count)
{
        count--;
	if (dmanr <= 3)  {
	    dma_outb( count & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );
	    dma_outb( (count>>8) & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );
        } else {
	    dma_outb( (count>>1) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );
	    dma_outb( (count>>9) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );
        }
}


/* Get DMA residue count. After a DMA transfer, this
 * should return zero. Reading this while a DMA transfer is
 * still in progress will return unpredictable results.
 * If called before the channel has been used, it may return 1.
 * Otherwise, it returns the number of _bytes_ left to transfer.
 *
 * Assumes DMA flip-flop is clear.
 */
static __inline__ int get_dma_residue(unsigned int dmanr)
{
	unsigned int io_port = (dmanr<=3)? ((dmanr&3)<<1) + 1 + IO_DMA1_BASE
					 : ((dmanr&3)<<2) + 2 + IO_DMA2_BASE;

	/* using short to get 16-bit wrap around */
	unsigned short count;

	count = 1 + dma_inb(io_port);
	count += dma_inb(io_port) << 8;
	
	return (dmanr<=3)? count : (count<<1);
}


/* These are in kernel/dma.c: */
/*extern int request_dma(unsigned int dmanr, char * device_id);*/	/* reserve a DMA channel */
extern void free_dma(unsigned int dmanr);	/* release it again */


#endif /* _ASM_DMA_H */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美极品美女视频| 亚洲视频免费观看| 亚洲欧美综合色| 国产米奇在线777精品观看| 欧美日韩一区二区三区高清 | 亚洲欧洲制服丝袜| 日韩精品国产精品| 精品国产污污免费网站入口| 亚洲视频一区二区免费在线观看| 91麻豆产精品久久久久久 | 欧美日韩免费视频| 欧美图片一区二区三区| 亚洲视频一区二区免费在线观看| 久久美女艺术照精彩视频福利播放| 香蕉加勒比综合久久| 日本不卡在线视频| 日韩欧美国产综合在线一区二区三区| 一本色道久久加勒比精品| 国产乱码精品一区二区三| 日韩综合小视频| 亚洲黄色性网站| 中文字幕在线一区| 国产香蕉久久精品综合网| 欧美不卡一二三| 极品尤物av久久免费看| 在线播放日韩导航| 国内成人精品2018免费看| 国产精品水嫩水嫩| 欧美三级日韩三级| 精品一区二区三区在线观看 | 一区二区三区四区不卡在线| 在线看不卡av| 成人一区在线看| 91亚洲永久精品| 国产精品99久久不卡二区| 人人爽香蕉精品| 青青草国产成人av片免费| 亚洲成人7777| 性做久久久久久久久| 亚洲一区影音先锋| 成人av在线资源网| 视频一区中文字幕国产| 精品国产一区二区精华| 91亚洲精品一区二区乱码| 国产一区啦啦啦在线观看| 欧美精品少妇一区二区三区| 狠狠色伊人亚洲综合成人| 亚洲伦理在线免费看| 综合激情网...| 亚洲日本一区二区| 亚洲黄色在线视频| 亚洲成年人网站在线观看| 爽爽淫人综合网网站| 美洲天堂一区二卡三卡四卡视频| 久久99久久99小草精品免视看| 老鸭窝一区二区久久精品| 国产精品正在播放| 成人午夜视频在线| 色综合天天综合狠狠| 欧美色中文字幕| 91精品福利在线一区二区三区| 99国产精品久久久久久久久久| 日韩中文字幕1| 国产一区二区在线看| 国产·精品毛片| 色av一区二区| 欧美一区二区日韩一区二区| 亚洲精品在线免费观看视频| 日韩一区在线看| 亚洲成av人片| 国产精品一区二区在线看| 成人福利在线看| 欧美精品三级在线观看| 国产午夜精品美女毛片视频| 亚洲欧洲日产国码二区| 亚洲高清一区二区三区| 久久国产人妖系列| 99久久99久久综合| 色视频成人在线观看免| 日韩欧美另类在线| 久久品道一品道久久精品| 国产日韩欧美在线一区| 中文字幕一区二区在线播放| 性做久久久久久免费观看| 麻豆高清免费国产一区| 成人性生交大片免费看中文网站 | 国产成人99久久亚洲综合精品| 韩国欧美国产1区| 在线中文字幕一区| 91精品国产一区二区三区| 久久久综合视频| 三级成人在线视频| 成人av网站免费| 国产精品丝袜久久久久久app| 亚洲小说欧美激情另类| 91在线你懂得| 99久久免费国产| 亚洲精品久久久久久国产精华液| 夜夜嗨av一区二区三区| 91免费精品国自产拍在线不卡| 色综合色狠狠综合色| 成人少妇影院yyyy| 制服丝袜日韩国产| 一区二区三区欧美日| 不卡的电影网站| 经典三级一区二区| 国产精品1区2区| 中文字幕一区二区三区av| 国产精品色哟哟| 看片的网站亚洲| 欧美日本视频在线| 亚洲人成网站影音先锋播放| 国产精品影视在线观看| 精品免费一区二区三区| 丝袜美腿亚洲综合| 欧美日韩精品一区二区在线播放| 中文字幕一区二区三区四区| 国产精品乡下勾搭老头1| 在线播放国产精品二区一二区四区| 一区二区三区欧美亚洲| 日本韩国欧美三级| 亚洲亚洲人成综合网络| 91在线码无精品| 亚洲欧美激情在线| 99精品视频一区| 国产精品欧美一级免费| 91麻豆swag| 成人免费不卡视频| 99精品视频免费在线观看| 91麻豆精品国产91久久久资源速度 | 国产人伦精品一区二区| 麻豆精品视频在线| 91精品国产综合久久久久| 亚洲激情成人在线| 欧美艳星brazzers| 一区二区三区鲁丝不卡| 日本久久一区二区| 亚洲欧洲国产日本综合| 久久久久久久久岛国免费| 欧美岛国在线观看| 欧美一区二区精品在线| 性做久久久久久免费观看欧美| 在线精品视频免费观看| 亚洲精品视频在线观看免费| 色噜噜狠狠成人网p站| 制服.丝袜.亚洲.另类.中文| 午夜伊人狠狠久久| 欧美喷水一区二区| 欧美aaaaa成人免费观看视频| 欧美日韩视频在线第一区| 天天操天天色综合| 欧美一级片免费看| 精品在线观看视频| 国产亚洲欧美日韩在线一区| 高清国产一区二区| 中文字幕亚洲不卡| 欧美午夜精品一区二区蜜桃| 青青草91视频| 久久久久久久久免费| 成人激情黄色小说| 一区二区三区电影在线播| 欧美日韩中文字幕一区| 久久电影网电视剧免费观看| 欧美激情一区二区三区在线| 色婷婷综合久久| 日韩精品免费专区| 国产校园另类小说区| 日本久久电影网| 精东粉嫩av免费一区二区三区| 中文成人综合网| 精品视频1区2区| 国产成人免费在线观看| 一区二区三区日本| 精品成人在线观看| 99久久久无码国产精品| 免费亚洲电影在线| 国产精品美女久久久久久久久久久| 欧美亚男人的天堂| 国产精品一二三区| 夜夜揉揉日日人人青青一国产精品 | 国产剧情av麻豆香蕉精品| 久久电影网电视剧免费观看| 理论片日本一区| 懂色av一区二区三区免费观看| 成人美女在线观看| 337p日本欧洲亚洲大胆色噜噜| 欧美成人猛片aaaaaaa| 国产亚洲va综合人人澡精品 | 紧缚奴在线一区二区三区| 久久国产婷婷国产香蕉| 国产成人精品综合在线观看| 91丨九色丨尤物| 欧美一级欧美一级在线播放| 亚洲精品在线观看视频| 欧美激情一区在线观看| 亚洲综合一区二区| 日韩电影在线免费看| 成人黄动漫网站免费app| 91精品1区2区| 中文字幕一区二区三中文字幕|