亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? fulladder.mpf

?? MODELSIM 環(huán)境下的Verilog 源代碼
?? MPF
字號:
;
; Copyright Model Technology, a Mentor Graphics Corporation company 2003,
; All rights reserved.
;   
[Library]
std = $MODEL_TECH/../std
ieee = $MODEL_TECH/../ieeeverilog = $MODEL_TECH/../verilog
vital2000 = $MODEL_TECH/../vital2000
std_developerskit = $MODEL_TECH/../std_developerskitsynopsys = $MODEL_TECH/../synopsys
modelsim_lib = $MODEL_TECH/../modelsim_lib

work = work[vcom]
; Turn on VHDL-1993 as the default. Default is off (VHDL-1987).
; VHDL93 = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn off unbound-component warnings. Default is on.
; Show_Warning1 = 0

; Turn off process-without-a-wait-statement warnings. Default is on.
; Show_Warning2 = 0

; Turn off null-range warnings. Default is on.
; Show_Warning3 = 0

; Turn off no-space-in-time-literal warnings. Default is on.
; Show_Warning4 = 0

; Turn off multiple-drivers-on-unresolved-signal warnings. Default is on.
; Show_Warning5 = 0

; Turn off optimization for IEEE std_logic_1164 package. Default is on.
; Optimize_1164 = 0

; Turn on resolving of ambiguous function overloading in favor of the
; "explicit" function declaration (not the one automatically created by
; the compiler for each type declaration). Default is off.
; The .ini file has Explict enabled so that std_logic_signed/unsigned
; will match the behavior of synthesis tools.
Explicit = 1

; Turn off acceleration of the VITAL packages. Default is to accelerate.
; NoVital = 1

; Turn off VITAL compliance checking. Default is checking on.
; NoVitalCheck = 1

; Ignore VITAL compliance checking errors. Default is to not ignore.
; IgnoreVitalErrors = 1

; Turn off VITAL compliance checking warnings. Default is to show warnings.
; Show_VitalChecksWarnings = false

; Keep silent about case statement static warnings.
; Default is to give a warning.
; NoCaseStaticError = 1

; Keep silent about warnings caused by aggregates that are not locally static.
; Default is to give a warning.
; NoOthersStaticError = 1

; Treat as errors:
;   case statement static warnings
;   warnings caused by aggregates that are not locally static
; Overrides NoCaseStaticError, NoOthersStaticError settings.
; PedanticErrors = 1

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn off "Loading..." messages. Default is messages on.
; Quiet = 1

; Turn on some limited synthesis rule compliance checking. Checks only:
;    -- signals used (read) by a process must be in the sensitivity list
; CheckSynthesis = 1

; Activate optimizations on expressions that do not involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Require the user to specify a configuration for all bindings,
; and do not generate a compile time default binding for the
; component. This will result in an elaboration error of
; 'component not bound' if the user fails to do so. Avoids the rare
; issue of a false dependency upon the unused default binding.
; RequireConfigForAllDefaultBinding = 1 

; Inhibit range checking on subscripts of arrays. Range checking on
; scalars defined with subtypes is inhibited by default.
; NoIndexCheck = 1

; Inhibit range checks on all (implicit and explicit) assignments to
; scalar objects defined with subtypes.
; NoRangeCheck = 1

[vlog]

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn on `protect compiler directive processing.
; Default is to ignore `protect directives.
; Protect = 1

; Turn off "Loading..." messages. Default is messages on.
; Quiet = 1

; Turn on Verilog hazard checking (order-dependent accessing of global vars).
; Default is off.
; Hazard = 1

; Turn on converting regular Verilog identifiers to uppercase. Allows case
; insensitivity for module names. Default is no conversion.
; UpCase = 1

; Turn on incremental compilation of modules. Default is off.
; Incremental = 1

; Activate optimizations on expressions that do not involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Turns on lint-style checking.
; Show_Lint = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn on bad option warning. Default is off.
; Show_BadOptionWarning = 1

[vsim]
; Simulator resolution
; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
Resolution = ns

; User time unit for run commands
; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
; unit specified for Resolution. For example, if Resolution is 100ps,
; then UserTimeUnit defaults to ps.
; Should generally be set to default.
UserTimeUnit = default

; Default run length
RunLength = 100

; Maximum iterations that can be run without advancing simulation time
IterationLimit = 5000

; Directives to license manager can be set either as single value or as
; space separated multi-values:
; vhdl          Immediately reserve a VHDL license
; vlog          Immediately reserve a Verilog license
; plus          Immediately reserve a VHDL and Verilog license
; nomgc         Do not look for Mentor Graphics Licenses
; nomti         Do not look for Model Technology Licenses
; noqueue       Do not wait in the license queue when a license is not available
; viewsim       Try for viewer license but accept simulator license(s) instead
;               of queuing for viewer license (PE ONLY)
; Single value: 
; License = plus
; Multi-value: 
; License = noqueue plus

; Stop the simulator after an assertion message
; 0 = Note  1 = Warning  2 = Error  3 = Failure  4 = Fatal
BreakOnAssertion = 3

; Assertion Message Format
; %S - Severity Level 
; %R - Report Message
; %T - Time of assertion
; %D - Delta
; %I - Instance or Region pathname (if available)
; %i - Instance pathname with process
; %O - Process name
; %K - Kind of object path is to return: Instance, Signal, Process or Unknown
; %P - Instance or Region path without leaf process
; %F - File
; %L - Line number of assertion or, if assertion is in a subprogram, line
;      from which the call is made
; %% - Print '%' character
; If specific format for assertion level is defined, use its format.
; If specific format is not define for assertion level, use AssertionFormatBreak
; if assertion triggers a breakpoint (controlled by BreakOnAssertion level),
; otherwise use AssertionFormat.
;
; AssertionFormat = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatBreak   = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatNote    = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatWarning = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatError   = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatFail    = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatFatal  = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"

; Assertion File - alternate file for storing assertion messages
; AssertFile = assert.log

; Default radix for all windows and commands.
; Set to symbolic, ascii, binary, octal, decimal, hex, unsigned
DefaultRadix = symbolic

; VSIM Startup command
; Startup = do startup.do

; File for saving command transcript
TranscriptFile = transcript

; File for saving command history 
; CommandHistory = cmdhist.log

; Specify whether paths in simulator commands should be described 
; in VHDL or Verilog format.
; For VHDL, PathSeparator = /
; For Verilog, PathSeparator = .
; Must not be the same character as DatasetSeparator.
PathSeparator = /

; Specify the dataset separator for fully rooted contexts.
; The default is ':'. For example: sim:/top
; Must not be the same character as PathSeparator.
DatasetSeparator = :

; Disable assertion messages
; IgnoreNote = 1
; IgnoreWarning = 1
; IgnoreError = 1
; IgnoreFailure = 1

; Default force kind. May be freeze, drive, or deposit 
; or in other terms, fixed, wired, or charged.
; DefaultForceKind = freeze

; If zero, open files when elaborated; otherwise, open files on
; first read or write.  Default is 0.
; DelayFileOpen = 1

; Control VHDL files opened for write
;   0 = Buffered, 1 = Unbuffered
UnbufferedOutput = 0

; Control number of VHDL files open concurrently
;   This number should always be less than the
;   current ulimit setting for max file descriptors.
;   0 = unlimited
ConcurrentFileLimit = 40

; Control the number of hierarchical regions displayed as
; part of a signal name shown in the waveform window.
; A value of zero tells VSIM to display the full name.
; The default is 0.
; WaveSignalNameWidth = 0

; Turn off warnings from the std_logic_arith, std_logic_unsigned
; and std_logic_signed packages.
; StdArithNoWarnings = 1

; Turn off warnings from the IEEE numeric_std and numeric_bit packages.
; NumericStdNoWarnings = 1

; Control the format of a generate statement label. Do not quote it.
; GenerateFormat = %s__%d

; Specify whether checkpoint files should be compressed.
; The default is 1 (compressed).
; CheckpointCompressMode = 0

; List of dynamically loaded objects for Verilog PLI applications
; Veriuser = veriuser.sl

; Specify default options for the restart command. Options can be one
; or more of: -force -nobreakpoint -nolist -nolog -nowave
; DefaultRestartOptions = -force

; HP-UX 10.20 ONLY - Enable memory locking to speed up large designs
; (> 500 megabyte memory footprint). Default is disabled.
; Specify number of megabytes to lock.
; LockedMemory = 1000

; Turn on (1) or off (0) WLF file compression.
; The default is 1 (compress WLF file).
; WLFCompress = 0

; Specify whether to save all design hierarchy (1) in the WLF file
; or only regions containing logged signals (0).
; The default is 0 (log only regions with logged signals).
; WLFSaveAllRegions = 1

; WLF file time limit.  Limit WLF file by time, as closely as possible,
; to the specified amount of simulation time.  When the limit is exceeded
; the earliest times get truncated from the file.
; If both time and size limits are specified the most restrictive is used.
; UserTimeUnits are used if time units are not specified.
; The default is 0 (no limit).  Example: WLFTimeLimit = {100 ms}
; WLFTimeLimit = 0

; WLF file size limit.  Limit WLF file size, as closely as possible,
; to the specified number of megabytes.  If both time and size limits
; are specified then the most restrictive is used.
; The default is 0 (no limit).
; WLFSizeLimit = 1000

; Specify whether or not a WLF file should be deleted when the 
; simulation ends.  A value of 1 will cause the WLF file to be deleted.
; The default is 0 (do not delete WLF file when simulation ends).
; WLFDeleteOnQuit = 1

[lmc]
; ModelSim's interface to Logic Modeling's SmartModel SWIFT software
libsm = $MODEL_TECH/libsm.sl
; ModelSim's interface to Logic Modeling's SmartModel SWIFT software (Windows NT)
; libsm = $MODEL_TECH/libsm.dll
;  Logic Modeling's SmartModel SWIFT software (HP 9000 Series 700)
; libswift = $LMC_HOME/lib/hp700.lib/libswift.sl
;  Logic Modeling's SmartModel SWIFT software (IBM RISC System/6000)
; libswift = $LMC_HOME/lib/ibmrs.lib/swift.o
;  Logic Modeling's SmartModel SWIFT software (Sun4 Solaris)
; libswift = $LMC_HOME/lib/sun4Solaris.lib/libswift.so
;  Logic Modeling's SmartModel SWIFT software (Windows NT)
; libswift = $LMC_HOME/lib/pcnt.lib/libswift.dll
;  Logic Modeling's SmartModel SWIFT software (Linux)
; libswift = $LMC_HOME/lib/x86_linux.lib/libswift.so

; ModelSim's interface to Logic Modeling's hardware modeler SFI software
libhm = $MODEL_TECH/libhm.sl
; ModelSim's interface to Logic Modeling's hardware modeler SFI software (Windows NT)
; libhm = $MODEL_TECH/libhm.dll
;  Logic Modeling's hardware modeler SFI software (HP 9000 Series 700)
; libsfi = <sfi_dir>/lib/hp700/libsfi.sl
;  Logic Modeling's hardware modeler SFI software (IBM RISC System/6000)
; libsfi = <sfi_dir>/lib/rs6000/libsfi.a
;  Logic Modeling's hardware modeler SFI software (Sun4 Solaris)
; libsfi = <sfi_dir>/lib/sun4.solaris/libsfi.so
;  Logic Modeling's hardware modeler SFI software (Windows NT)
; libsfi = <sfi_dir>/lib/pcnt/lm_sfi.dll
;  Logic Modeling's hardware modeler SFI software (Linux)
; libsfi = <sfi_dir>/lib/linux/libsfi.so
[Project]Project_Version = 5Project_DefaultLib = workProject_SortMethod = unusedProject_Files_Count = 1Project_File_0 = D:/YHQProj/ModelSim/5-2-2/top.vhdProject_File_P_0 = vhdl_novitalcheck 0 file_type VHDL group_id 0 vhdl_nodebug 0 vhdl_1164 1 vhdl_noload 0 vhdl_synth 0 folder {Top Level} last_compile 1075682700 vhdl_disableopt 0 vhdl_vital 0 vhdl_warn1 1 vhdl_explicit 1 vhdl_showsource 0 vhdl_warn2 1 vhdl_warn3 1 vhdl_warn4 1 ood 0 vhdl_warn5 1 compile_to work compile_order 0 dont_compile 0 vhdl_use93 0Project_Sim_Count = 0Project_Folder_Count = 0

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品大片www| 欧美精品乱人伦久久久久久| 亚洲精品日韩一| 日本中文一区二区三区| 国产成人a级片| 欧美一区二区三区在线电影| 一区二区在线看| 久久99精品国产麻豆婷婷洗澡| 99久久国产综合精品女不卡| 久久九九影视网| 精品中文字幕一区二区 | 欧美人与性动xxxx| 国产精品久久久久久久第一福利| 精品午夜一区二区三区在线观看| 欧美一区二区三区免费大片| 日韩精品欧美成人高清一区二区| 色国产综合视频| 一区二区三区小说| 日本精品免费观看高清观看| 亚洲天堂福利av| 91啪亚洲精品| 成人欧美一区二区三区视频网页| 成人在线视频一区二区| **欧美大码日韩| 日本精品一区二区三区四区的功能| 综合久久久久综合| 色婷婷久久久综合中文字幕| 一区二区三区不卡视频 | 日本一不卡视频| 69精品人人人人| 亚洲综合在线电影| 精品视频在线免费| 免费成人你懂的| 久久中文娱乐网| 国产精品羞羞答答xxdd| 国产精品二三区| 在线视频你懂得一区二区三区| 亚洲综合自拍偷拍| 精品少妇一区二区三区免费观看| 国产精品系列在线播放| 亚洲欧美日韩一区| 欧美日产在线观看| 精品一区二区三区视频在线观看| 日韩一区二区高清| 国产成人av电影免费在线观看| 国产精品的网站| 7777精品久久久大香线蕉 | 成人视屏免费看| 亚洲国产成人精品视频| 日韩免费电影一区| 国产91精品精华液一区二区三区 | 国产精品91xxx| 一区二区三区四区五区视频在线观看| 欧美日韩国产乱码电影| 国产精品影视天天线| 欧美激情资源网| 成人午夜电影网站| 一二三区精品福利视频| 久久亚洲综合色| 欧美影院一区二区| 国产又粗又猛又爽又黄91精品| 国产精品久久久久四虎| 欧美三级一区二区| 成人视屏免费看| 琪琪久久久久日韩精品| 亚洲欧美日韩久久精品| 亚洲精品在线观看网站| 在线观看亚洲精品视频| 国产精品99久久久久| 首页国产欧美久久| 国产精品久久福利| 日韩欧美一二三四区| 一本大道久久a久久精二百| 精品在线播放午夜| 亚洲成人精品一区| 久久综合999| 欧美日韩一级片网站| 成人免费高清在线观看| 看片网站欧美日韩| 一区二区三区中文在线观看| 亚洲国产精华液网站w| 日韩免费看的电影| 欧美久久一二三四区| 99久久婷婷国产精品综合| 国产精品原创巨作av| 久久精品99国产精品日本| 一区二区三区自拍| 成人免费一区二区三区在线观看| 久久精品水蜜桃av综合天堂| 日韩欧美一级在线播放| 欧美自拍偷拍一区| 92国产精品观看| 成人激情文学综合网| 国产激情精品久久久第一区二区| 久久精品国内一区二区三区| 午夜欧美大尺度福利影院在线看| 一区二区三区国产豹纹内裤在线| 国产精品久久看| 亚洲欧洲成人av每日更新| 国产日产欧美一区| 久久久欧美精品sm网站| 久久久久久久网| 国产丝袜欧美中文另类| 欧美成人一区二区三区| 日韩午夜激情免费电影| 欧美一区二区三区色| 精品视频1区2区| 欧美视频一区二区三区在线观看| 成人免费av在线| av在线综合网| 91麻豆福利精品推荐| 91黄色激情网站| 欧美日韩精品欧美日韩精品一综合| 欧美日韩国产不卡| 欧美视频在线观看一区| 欧美福利电影网| 日韩美女主播在线视频一区二区三区 | 国产亚洲成av人在线观看导航| 国产欧美一区二区精品秋霞影院| 91麻豆精品国产无毒不卡在线观看| 在线成人av网站| 精品免费国产二区三区| 国产午夜三级一区二区三| 亚洲国产精品激情在线观看| 中文字幕亚洲在| 一区二区久久久久| 久久国产尿小便嘘嘘| 国产成人精品影视| 一本高清dvd不卡在线观看| 欧美日韩精品一区二区三区四区| 久久久久久久综合日本| 性做久久久久久免费观看| 粗大黑人巨茎大战欧美成人| 欧美一区二区三区四区久久| 亚洲欧洲日韩一区二区三区| 美女一区二区视频| 色婷婷国产精品| 欧美精品一区男女天堂| 性做久久久久久| 色综合色综合色综合色综合色综合| 日韩精品中文字幕一区 | 亚洲国产成人91porn| 不卡的电影网站| 2023国产一二三区日本精品2022| 亚洲国产sm捆绑调教视频| av中文字幕亚洲| 国产婷婷色一区二区三区在线| 日韩黄色一级片| 欧美丝袜自拍制服另类| 亚洲人亚洲人成电影网站色| 国产黄人亚洲片| 精品国产1区2区3区| 免费高清视频精品| 在线成人免费视频| 香港成人在线视频| 欧美系列一区二区| 亚洲男人天堂av| 99免费精品在线| 成人欧美一区二区三区白人| 成人性视频免费网站| 国产日韩欧美不卡在线| 国内精品写真在线观看| 日韩片之四级片| 日本一区中文字幕| 日韩一区二区精品| 老司机免费视频一区二区| 3d动漫精品啪啪一区二区竹菊| 亚洲一卡二卡三卡四卡五卡| 欧美性色综合网| 亚洲国产日产av| 欧美日韩免费一区二区三区| 亚洲国产精品久久人人爱| 欧美日韩高清一区二区三区| 亚洲香蕉伊在人在线观| 欧美性猛交xxxxxxxx| 夜夜揉揉日日人人青青一国产精品| 色婷婷av一区二区三区软件| 国产精品久久久久久久久快鸭| 成人app网站| 玉足女爽爽91| 欧美日韩国产小视频在线观看| 石原莉奈在线亚洲三区| 日韩一二三区视频| 国产在线播放一区| 中文字幕av免费专区久久| 91在线精品秘密一区二区| 亚洲免费视频中文字幕| 欧美色精品在线视频| 日韩精品一二三区| 日韩欧美不卡在线观看视频| 国产精品一二三区在线| 亚洲欧洲日产国码二区| 欧美偷拍一区二区| 麻豆成人久久精品二区三区红| 精品国产百合女同互慰| 成人激情免费电影网址| 亚洲一区二区三区在线看| 日韩欧美国产一区在线观看| 国产成人在线看| 怡红院av一区二区三区|