亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dma.h

?? LINUX1.0源代碼,代碼條理清晰
?? H
字號:
/* $Id: dma.h,v 1.7 1992/12/14 00:29:34 root Exp root $
 * linux/include/asm/dma.h: Defines for using and allocating dma channels.
 * Written by Hennus Bergman, 1992.
 * High DMA channel support & info by Hannu Savolainen
 * and John Boyd, Nov. 1992.
 */

#ifndef _ASM_DMA_H
#define _ASM_DMA_H

#include <asm/io.h>		/* need byte IO */

#define deb_outb(x,y) {printk("out %02x, %02x\n", x, y);outb(x,y);}


#ifdef HAVE_REALLY_SLOW_DMA_CONTROLLER
#define outb	outb_p
#endif

/*
 * NOTES about DMA transfers:
 *
 *  controller 1: channels 0-3, byte operations, ports 00-1F
 *  controller 2: channels 4-7, word operations, ports C0-DF
 *
 *  - ALL registers are 8 bits only, regardless of transfer size
 *  - channel 4 is not used - cascades 1 into 2.
 *  - channels 0-3 are byte - addresses/counts are for physical bytes
 *  - channels 5-7 are word - addresses/counts are for physical words
 *  - transfers must not cross physical 64K (0-3) or 128K (5-7) boundaries
 *  - transfer count loaded to registers is 1 less than actual count
 *  - controller 2 offsets are all even (2x offsets for controller 1)
 *  - page registers for 5-7 don't use data bit 0, represent 128K pages
 *  - page registers for 0-3 use bit 0, represent 64K pages
 *
 * DMA transfers are limited to the lower 16MB of _physical_ memory.  
 * Note that addresses loaded into registers must be _physical_ addresses,
 * not logical addresses (which may differ if paging is active).
 *
 *  Address mapping for channels 0-3:
 *
 *   A23 ... A16 A15 ... A8  A7 ... A0    (Physical addresses)
 *    |  ...  |   |  ... |   |  ... |
 *    |  ...  |   |  ... |   |  ... |
 *    |  ...  |   |  ... |   |  ... |
 *   P7  ...  P0  A7 ... A0  A7 ... A0   
 * |    Page    | Addr MSB | Addr LSB |   (DMA registers)
 *
 *  Address mapping for channels 5-7:
 *
 *   A23 ... A17 A16 A15 ... A9 A8 A7 ... A1 A0    (Physical addresses)
 *    |  ...  |   \   \   ... \  \  \  ... \  \
 *    |  ...  |    \   \   ... \  \  \  ... \  (not used)
 *    |  ...  |     \   \   ... \  \  \  ... \
 *   P7  ...  P1 (0) A7 A6  ... A0 A7 A6 ... A0   
 * |      Page      |  Addr MSB   |  Addr LSB  |   (DMA registers)
 *
 * Again, channels 5-7 transfer _physical_ words (16 bits), so addresses
 * and counts _must_ be word-aligned (the lowest address bit is _ignored_ at
 * the hardware level, so odd-byte transfers aren't possible).
 *
 * Transfer count (_not # bytes_) is limited to 64K, represented as actual
 * count - 1 : 64K => 0xFFFF, 1 => 0x0000.  Thus, count is always 1 or more,
 * and up to 128K bytes may be transferred on channels 5-7 in one operation. 
 *
 */

#define MAX_DMA_CHANNELS	8

/* 8237 DMA controllers */
#define IO_DMA1_BASE	0x00	/* 8 bit slave DMA, channels 0..3 */
#define IO_DMA2_BASE	0xC0	/* 16 bit master DMA, ch 4(=slave input)..7 */

/* DMA controller registers */
#define DMA1_CMD_REG		0x08	/* command register (w) */
#define DMA1_STAT_REG		0x08	/* status register (r) */
#define DMA1_REQ_REG            0x09    /* request register (w) */
#define DMA1_MASK_REG		0x0A	/* single-channel mask (w) */
#define DMA1_MODE_REG		0x0B	/* mode register (w) */
#define DMA1_CLEAR_FF_REG	0x0C	/* clear pointer flip-flop (w) */
#define DMA1_TEMP_REG           0x0D    /* Temporary Register (r) */
#define DMA1_RESET_REG		0x0D	/* Master Clear (w) */
#define DMA1_CLR_MASK_REG       0x0E    /* Clear Mask */
#define DMA1_MASK_ALL_REG       0x0F    /* all-channels mask (w) */

#define DMA2_CMD_REG		0xD0	/* command register (w) */
#define DMA2_STAT_REG		0xD0	/* status register (r) */
#define DMA2_REQ_REG            0xD2    /* request register (w) */
#define DMA2_MASK_REG		0xD4	/* single-channel mask (w) */
#define DMA2_MODE_REG		0xD6	/* mode register (w) */
#define DMA2_CLEAR_FF_REG	0xD8	/* clear pointer flip-flop (w) */
#define DMA2_TEMP_REG           0xDA    /* Temporary Register (r) */
#define DMA2_RESET_REG		0xDA	/* Master Clear (w) */
#define DMA2_CLR_MASK_REG       0xDC    /* Clear Mask */
#define DMA2_MASK_ALL_REG       0xDE    /* all-channels mask (w) */

#define DMA_ADDR_0              0x00    /* DMA address registers */
#define DMA_ADDR_1              0x02
#define DMA_ADDR_2              0x04
#define DMA_ADDR_3              0x06
#define DMA_ADDR_4              0xC0
#define DMA_ADDR_5              0xC4
#define DMA_ADDR_6              0xC8
#define DMA_ADDR_7              0xCC

#define DMA_CNT_0               0x01    /* DMA count registers */
#define DMA_CNT_1               0x03
#define DMA_CNT_2               0x05
#define DMA_CNT_3               0x07
#define DMA_CNT_4               0xC2
#define DMA_CNT_5               0xC6
#define DMA_CNT_6               0xCA
#define DMA_CNT_7               0xCE

#define DMA_PAGE_0              0x87    /* DMA page registers */
#define DMA_PAGE_1              0x83
#define DMA_PAGE_2              0x81
#define DMA_PAGE_3              0x82
#define DMA_PAGE_5              0x8B
#define DMA_PAGE_6              0x89
#define DMA_PAGE_7              0x8A

#define DMA_MODE_READ	0x44	/* I/O to memory, no autoinit, increment, single mode */
#define DMA_MODE_WRITE	0x48	/* memory to I/O, no autoinit, increment, single mode */
#define DMA_MODE_CASCADE 0xC0   /* pass thru DREQ->HRQ, DACK<-HLDA only */

/* enable/disable a specific DMA channel */
static __inline__ void enable_dma(unsigned int dmanr)
{
	if (dmanr<=3)
		deb_outb(dmanr,  DMA1_MASK_REG)
	else
		deb_outb(dmanr & 3,  DMA2_MASK_REG);
}

static __inline__ void disable_dma(unsigned int dmanr)
{
	if (dmanr<=3)
		deb_outb(dmanr | 4,  DMA1_MASK_REG)
	else
		deb_outb((dmanr & 3) | 4,  DMA2_MASK_REG);
}

/* Clear the 'DMA Pointer Flip Flop'.
 * Write 0 for LSB/MSB, 1 for MSB/LSB access.
 * Use this once to initialize the FF to a known state.
 * After that, keep track of it. :-)
 * --- In order to do that, the DMA routines below should ---
 * --- only be used while interrupts are disabled! ---
 */
static __inline__ void clear_dma_ff(unsigned int dmanr)
{
	if (dmanr<=3)
		deb_outb(0,  DMA1_CLEAR_FF_REG)
	else
		deb_outb(0,  DMA2_CLEAR_FF_REG);
}

/* set mode (above) for a specific DMA channel */
static __inline__ void set_dma_mode(unsigned int dmanr, char mode)
{
	if (dmanr<=3)
		deb_outb(mode | dmanr,  DMA1_MODE_REG)
	else
		deb_outb(mode | (dmanr&3),  DMA2_MODE_REG);
}

/* Set only the page register bits of the transfer address.
 * This is used for successive transfers when we know the contents of
 * the lower 16 bits of the DMA current address register, but a 64k boundary
 * may have been crossed.
 */
static __inline__ void set_dma_page(unsigned int dmanr, char pagenr)
{
	switch(dmanr) {
		case 0:
			deb_outb(pagenr, DMA_PAGE_0);
			break;
		case 1:
			deb_outb(pagenr, DMA_PAGE_1);
			break;
		case 2:
			deb_outb(pagenr, DMA_PAGE_2);
			break;
		case 3:
			deb_outb(pagenr, DMA_PAGE_3);
			break;
		case 5:
			deb_outb(pagenr & 0xfe, DMA_PAGE_5);
			break;
		case 6:
			deb_outb(pagenr & 0xfe, DMA_PAGE_6);
			break;
		case 7:
			deb_outb(pagenr & 0xfe, DMA_PAGE_7);
			break;
	}
}


/* Set transfer address & page bits for specific DMA channel.
 * Assumes dma flipflop is clear.
 */
static __inline__ void set_dma_addr(unsigned int dmanr, unsigned int a)
{
	set_dma_page(dmanr, a>>16);
	if (dmanr <= 3)  {
	    deb_outb( a & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE );
            deb_outb( (a>>8) & 0xff, ((dmanr&3)<<1) + IO_DMA1_BASE )
	}  else  {
	    deb_outb( (a>>1) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );
	    deb_outb( (a>>9) & 0xff, ((dmanr&3)<<2) + IO_DMA2_BASE );
	}
}


/* Set transfer size (max 64k for DMA1..3, 128k for DMA5..7) for
 * a specific DMA channel.
 * You must ensure the parameters are valid.
 * NOTE: from a manual: "the number of transfers is one more
 * than the initial word count"! This is taken into account.
 * Assumes dma flip-flop is clear.
 * NOTE 2: "count" represents _bytes_ and must be even for channels 5-7.
 */
static __inline__ void set_dma_count(unsigned int dmanr, unsigned int count)
{
        count--;
	if (dmanr <= 3)  {
	    deb_outb( count & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );
	    deb_outb( (count>>8) & 0xff, ((dmanr&3)<<1) + 1 + IO_DMA1_BASE );
        } else {
	    deb_outb( (count>>1) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );
	    deb_outb( (count>>9) & 0xff, ((dmanr&3)<<2) + 2 + IO_DMA2_BASE );
        }
}


/* Get DMA residue count. After a DMA transfer, this
 * should return zero. Reading this while a DMA transfer is
 * still in progress will return unpredictable results.
 * If called before the channel has been used, it may return 1.
 * Otherwise, it returns the number of _bytes_ left to transfer.
 *
 * Assumes DMA flip-flop is clear.
 */
static __inline__ int get_dma_residue(unsigned int dmanr)
{
	unsigned int io_port = (dmanr<=3)? ((dmanr&3)<<1) + 1 + IO_DMA1_BASE
					 : ((dmanr&3)<<2) + 2 + IO_DMA2_BASE;

	/* using short to get 16-bit wrap around */
	unsigned short count;

	count = 1 + inb(io_port);
	count += inb(io_port) << 8;
	
	return (dmanr<=3)? count : (count<<1);
}


/* These are in kernel/dma.c: */
extern int request_dma(unsigned int dmanr);	/* reserve a DMA channel */
extern void free_dma(unsigned int dmanr);	/* release it again */


#endif /* _ASM_DMA_H */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
卡一卡二国产精品| 五月婷婷另类国产| 久久久精品影视| 欧美成人一区二区三区| 3d动漫精品啪啪一区二区竹菊| 99re视频这里只有精品| 一本一道久久a久久精品| av电影天堂一区二区在线| 成人国产电影网| 99久久免费视频.com| 在线观看91视频| 91精品国产综合久久久蜜臀粉嫩 | 一本一本大道香蕉久在线精品| 国产米奇在线777精品观看| 青青草精品视频| 国产一区二区三区最好精华液| 国产美女在线观看一区| 成人理论电影网| 色婷婷久久一区二区三区麻豆| 欧美日韩不卡在线| 欧美日韩国产系列| 国产亚洲精品aa| 美国十次了思思久久精品导航| 国产精品18久久久久久久网站| 91麻豆123| 中文一区在线播放| 蜜臀av一级做a爰片久久| 色婷婷久久综合| 久久久久99精品一区| 久久精品国产精品亚洲精品| 7777女厕盗摄久久久| 国产在线精品免费| 国产精品伦一区二区三级视频| 午夜久久久久久久久久一区二区| 久久99在线观看| av电影一区二区| 欧美成人高清电影在线| 中文字幕制服丝袜一区二区三区 | 国产综合色在线| 成人高清视频免费观看| 91精品国产综合久久久久久久久久| 久久色成人在线| 亚洲国产综合视频在线观看| 国产麻豆91精品| 在线播放中文字幕一区| 综合电影一区二区三区 | 91福利精品视频| 精品国产1区二区| 亚洲第一在线综合网站| 粉嫩嫩av羞羞动漫久久久| 欧美精品久久一区| 最好看的中文字幕久久| 极品销魂美女一区二区三区| 欧美性受xxxx黑人xyx| 国产欧美日本一区视频| 久久激情五月婷婷| 欧美视频自拍偷拍| 亚洲色图制服诱惑 | 91极品美女在线| 欧美精品一区二区高清在线观看| 一区二区三区**美女毛片| 成人动漫av在线| 国产午夜亚洲精品理论片色戒| 日韩中文字幕区一区有砖一区 | 久久久久久久久久久久电影| 视频一区二区不卡| 欧美在线免费播放| 一区二区三区四区在线播放 | 一卡二卡三卡日韩欧美| a在线欧美一区| 日本一区二区三区视频视频| 国产aⅴ综合色| 欧美激情综合在线| 国产99久久久国产精品潘金| 国产视频不卡一区| 国产成人在线观看| 国产色一区二区| 成人激情黄色小说| 18欧美乱大交hd1984| 日韩三级在线免费观看| 亚洲高清不卡在线观看| 欧美色网一区二区| 亚洲黄色片在线观看| 欧美亚一区二区| 日韩和欧美一区二区三区| 欧美色综合网站| 三级欧美韩日大片在线看| 制服丝袜成人动漫| 久久精品噜噜噜成人av农村| 欧美大胆一级视频| 国产激情精品久久久第一区二区 | 日韩欧美国产综合| 国产专区综合网| 中文字幕精品一区二区精品绿巨人 | 亚洲一区二区五区| 911精品国产一区二区在线| 丝袜美腿亚洲综合| 精品日韩一区二区三区免费视频| 韩国毛片一区二区三区| 中文字幕一区二区三区四区不卡| 色婷婷一区二区| 免费成人av在线播放| 国产精品天美传媒沈樵| 欧美吻胸吃奶大尺度电影| 美女被吸乳得到大胸91| 国产精品乱码久久久久久| 在线看不卡av| 狠狠色丁香婷综合久久| 中文字幕制服丝袜一区二区三区| 欧美日韩1区2区| 国产精品99久久久久久有的能看| 亚洲人被黑人高潮完整版| 欧美一区三区四区| 99精品视频在线观看| 日韩—二三区免费观看av| 国产欧美一区视频| 欧美日韩精品专区| voyeur盗摄精品| 久久精品国产成人一区二区三区| 亚洲三级免费观看| 久久老女人爱爱| 欧美精品1区2区3区| 99视频国产精品| 美日韩一区二区三区| 亚洲精品日韩专区silk| 久久色视频免费观看| 7777精品伊人久久久大香线蕉| 成人国产视频在线观看| 久久99精品国产.久久久久久| 亚洲午夜电影在线| 国产精品乱码人人做人人爱 | 成人美女在线视频| 美女一区二区视频| 亚洲第一主播视频| 亚洲欧美日韩国产一区二区三区| 精品国免费一区二区三区| 国产精品高清亚洲| 久久精品人人爽人人爽| 精品久久一区二区| 欧美日韩国产首页| 91福利在线免费观看| 99在线精品免费| 99re热这里只有精品视频| 国产精品亚洲成人| 久久成人免费网| 美女一区二区久久| 日本成人在线看| 日韩国产精品大片| 日本不卡一区二区| 日日夜夜免费精品| 欧美aa在线视频| 奇米影视一区二区三区小说| 日韩福利视频导航| 美美哒免费高清在线观看视频一区二区| 亚洲国产欧美日韩另类综合| 亚洲一区在线观看免费| 亚洲愉拍自拍另类高清精品| 一个色妞综合视频在线观看| 亚洲影院理伦片| 爽好多水快深点欧美视频| 香蕉成人啪国产精品视频综合网| 婷婷激情综合网| 久久精品国产成人一区二区三区| 精品一区中文字幕| 国产成人午夜精品影院观看视频| 成人一区二区三区在线观看| jlzzjlzz国产精品久久| 91美女福利视频| 欧美日韩高清在线播放| 日韩一区二区在线播放| 国产午夜精品理论片a级大结局| 久久精品一区八戒影视| 亚洲欧美日韩久久| 日日夜夜精品免费视频| 韩日av一区二区| 一本色道久久综合狠狠躁的推荐| 欧美专区亚洲专区| 日韩亚洲欧美成人一区| 国产亚洲精品7777| 亚洲影视资源网| 极品销魂美女一区二区三区| 成人18视频在线播放| 欧美图片一区二区三区| 欧美不卡123| 国产精品传媒入口麻豆| 亚洲成a人v欧美综合天堂| 国产专区综合网| 欧美最新大片在线看| 久久综合九色综合97婷婷女人| 中文字幕一区二区三区在线播放| 亚洲成人av免费| 成人免费视频网站在线观看| 欧美日韩一区 二区 三区 久久精品| 日韩欧美一区二区久久婷婷| 国产精品乱码一区二区三区软件 | 亚洲精品国产一区二区精华液| 调教+趴+乳夹+国产+精品| 成人免费视频播放| 欧美大片在线观看一区二区| 综合网在线视频|