亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? ncr5380.h

?? LINUX1.0源代碼,代碼條理清晰
?? H
字號:
/* 
 * NCR 5380 defines
 *
 * Copyright 1993, Drew Eckhardt
 *	Visionary Computing
 *	(Unix consulting and custom programming)
 * 	drew@colorado.edu
 *      +1 (303) 666-5836
 *
 * DISTRIBUTION RELEASE 4
 *
 * For more information, please consult 
 *
 * NCR 5380 Family
 * SCSI Protocol Controller
 * Databook
 * NCR Microelectronics
 * 1635 Aeroplaza Drive
 * Colorado Springs, CO 80916
 * 1+ (719) 578-3400
 * 1+ (800) 334-5454
 */

/*
 * $Log: NCR5380.h,v $
 * Revision 1.3  1994/01/19  05:24:40  drew
 * Added support for TCR LAST_BYTE_SENT bit.
 *
 * Revision 1.3  1994/01/19  05:24:40  drew
 * Added support for TCR LAST_BYTE_SENT bit.
 *
 * Revision 1.2  1994/01/15  06:14:11  drew
 * REAL DMA support, bug fixes.
 *
 * Revision 1.1  1994/01/15  06:00:54  drew
 * Initial revision
 */

#ifndef NCR5380_H
#define NCR5380_H

#define NCR5380_PUBLIC_RELEASE 4

#define NDEBUG_ARBITRATION	0x1
#define NDEBUG_AUTOSENSE	0x2
#define NDEBUG_DMA		0x4
#define NDEBUG_HANDSHAKE	0x8
#define NDEBUG_INFORMATION	0x10
#define NDEBUG_INIT		0x20
#define NDEBUG_INTR		0x40
#define NDEBUG_LINKED		0x80
#define NDEBUG_MAIN		0x100
#define NDEBUG_NO_DATAOUT	0x200
#define NDEBUG_NO_WRITE		0x400
#define NDEBUG_PIO		0x800
#define NDEBUG_PSEUDO_DMA	0x1000
#define NDEBUG_QUEUES		0x2000
#define NDEBUG_RESELECTION	0x4000
#define NDEBUG_SELECTION	0x8000
#define NDEBUG_USLEEP		0x10000
#define NDEBUG_LAST_BYTE_SENT	0x20000

/* 
 * The contents of the OUTPUT DATA register are asserted on the bus when
 * either arbitration is occuring or the phase-indicating signals (
 * IO, CD, MSG) in the TARGET COMMAND register and the ASSERT DATA
 * bit in the INTITIATOR COMMAND register is set.
 */

#define OUTPUT_DATA_REG         0       /* wo DATA lines on SCSI bus */
#define CURRENT_SCSI_DATA_REG   0       /* ro same */

#define INITIATOR_COMMAND_REG	1	/* rw */
#define ICR_ASSERT_RST		0x80	/* rw Set to assert RST  */
#define ICR_ARBITRATION_PROGRESS 0x40	/* ro Indicates arbitration complete */
#define ICR_TRI_STATE		0x40	/* wo Set to tri-state drivers */
#define ICR_ARBITRATION_LOST	0x20	/* ro Indicates arbitration lost */
#define ICR_DIFF_ENABLE		0x20	/* wo Set to enable diff. drivers */
#define ICR_ASSERT_ACK		0x10	/* rw ini Set to assert ACK */
#define ICR_ASSERT_BSY		0x08	/* rw Set to assert BSY */
#define ICR_ASSERT_SEL 		0x04	/* rw Set to assert SEL */
#define ICR_ASSERT_ATN		0x02	/* rw Set to assert ATN */
#define ICR_ASSERT_DATA		0x01	/* rw SCSI_DATA_REG is asserted */

#ifdef DIFFERENTIAL
#define ICR_BASE		ICR_DIFF_ENABLE
#else
#define ICR_BASE		0
#endif

#define MODE_REG		2
/*
 * Note : BLOCK_DMA code will keep DRQ asserted for the duration of the 
 * transfer, causing the chip to hog the bus.  You probably don't want 
 * this.
 */
#define MR_BLOCK_DMA_MODE	0x80	/* rw block mode DMA */
#define MR_TARGET		0x40	/* rw target mode */
#define MR_ENABLE_PAR_CHECK   0x20	/* rw enable parity checking */
#define MR_ENABLE_PAR_INTR	0x10	/* rw enable bad parity interrupt */
#define MR_ENABLE_EOP_INTR	0x08	/* rw enabble eop interrupt */
#define MR_MONITOR_BSY	0x04	/* rw enable int on unexpected bsy fail */
#define MR_DMA_MODE		0x02	/* rw DMA / pseudo DMA mode */
#define MR_ARBITRATE		0x01	/* rw start arbitration */

#ifdef PARITY
#define MR_BASE			MR_ENABLE_PAR_CHECK
#else
#define MR_BASE			0
#endif

#define TARGET_COMMAND_REG	3
#define TCR_LAST_BYTE_SENT	0x80	/* ro DMA done */
#define TCR_ASSERT_REQ		0x08	/* tgt rw assert REQ */
#define TCR_ASSERT_MSG		0x04	/* tgt rw assert MSG */
#define TCR_ASSERT_CD		0x02	/* tgt rw assert CD */
#define TCR_ASSERT_IO		0x01	/* tgt rw assert IO */

#define STATUS_REG		4	/* ro */
/*
 * Note : a set bit indicates an active signal, driven by us or another 
 * device.
 */
#define SR_RST			0x80	
#define SR_BSY			0x40
#define SR_REQ			0x20
#define SR_MSG			0x10
#define SR_CD			0x08
#define SR_IO			0x04
#define SR_SEL			0x02
#define SR_DBP			0x01

/*
 * Setting a bit in this register will cause an interrupt to be generated when 
 * BSY is false and SEL true and this bit is asserted  on the bus.
 */
#define SELECT_ENABLE_REG	4	/* wo */

#define BUS_AND_STATUS_REG	5	/* ro */
#define BASR_END_DMA_TRANSFER	0x80	/* ro set on end of transfer */
#define BASR_DRQ		0x40	/* ro mirror of DRQ pin */
#define BASR_PARITY_ERROR	0x20	/* ro parity error detected */
#define BASR_IRQ		0x10	/* ro mirror of IRQ pin */
#define BASR_PHASE_MATCH	0x08	/* ro Set when MSG CD IO match TCR */
#define BASR_BUSY_ERROR		0x04	/* ro Unexpected change to inactive state */
#define BASR_ATN 		0x02	/* ro BUS status */
#define BASR_ACK		0x01	/* ro BUS status */

/* Write any value to this register to start a DMA send */
#define START_DMA_SEND_REG	5	/* wo */

/* 
 * Used in DMA transfer mode, data is latched from the SCSI bus on
 * the falling edge of REQ (ini) or ACK (tgt)
 */
#define INPUT_DATA_REG			6	/* ro */

/* Write any value to this register to start a DMA recieve */
#define START_DMA_TARGET_RECIEVE_REG	6	/* wo */

/* Read this register to clear interrupt conditions */
#define RESET_PARITY_INTERRUPT_REG	7	/* ro */

/* Write any value to this register to start an ini mode DMA recieve */
#define START_DMA_INITIATOR_RECIEVE_REG 7	/* wo */

/* Note : PHASE_* macros are based on the values of the STATUS register */
#define PHASE_MASK 	(SR_MSG | SR_CD | SR_IO)

#define PHASE_DATAOUT	0
#define PHASE_DATAIN	SR_IO
#define PHASE_CMDOUT	SR_CD
#define PHASE_STATIN	(SR_CD | SR_IO)
#define PHASE_MSGOUT	(SR_MSG | SR_CD)
#define PHASE_MSGIN	(SR_MSG | SR_CD | SR_IO)
#define PHASE_UNKNOWN	0xff

/* 
 * Convert status register phase to something we can use to set phase in 
 * the target register so we can get phase mismatch interrupts on DMA 
 * transfers.
 */
 
#define PHASE_SR_TO_TCR(phase) ((phase) >> 2)	

/*
 * The internal should_disconnect() function returns these based on the 
 * expected length of a disconnect if a device supports disconnect/
 * reconnect.
 */

#define DISCONNECT_NONE		0
#define DISCONNECT_TIME_TO_DATA	1
#define DISCONNECT_LONG		2

/* 
 * These are "special" values for the tag parameter passed to NCR5380_select.
 */

#define TAG_NEXT	-1 	/* Use next free tag */
#define TAG_NONE	-2	/* 
				 * Establish I_T_L nexus instead of I_T_L_Q
				 * even on SCSI-II devices.
				 */

/*
 * These are "special" values for the irq and dma_channel fields of the 
 * Scsi_Host structure
 */

#define IRQ_NONE	255
#define DMA_NONE	255
#define IRQ_AUTO	254
#define DMA_AUTO	254

#define FLAG_HAS_LAST_BYTE_SENT		1	/* NCR53c81 or better */
#define FLAG_CHECK_LAST_BYTE_SENT	2	/* Only test once */

#ifndef ASM
struct NCR5380_hostdata {
    NCR5380_implementation_fields;		/* implmenentation specific */
    unsigned char id_mask, id_higher_mask;	/* 1 << id, all bits greater */
    volatile unsigned char busy[8];		/* index = target, bit = lun */
#if defined(REAL_DMA) || defined(REAL_DMA_POLL)
    volatile int dma_len;			/* requested length of DMA */
#endif
    volatile unsigned char last_message;	/* last message OUT */
    volatile Scsi_Cmnd *connected;		/* currently connected command */
    volatile Scsi_Cmnd *issue_queue;		/* waiting to be issued */
    volatile Scsi_Cmnd *disconnected_queue;	/* waiting for reconnect */
    int flags;
#ifdef USLEEP
    unsigned long time_expires;			/* in jiffies, set prior to sleeping */
    struct Scsi_Host *next_timer;
#endif
};

#ifdef __KERNEL__
static struct Scsi_Host *first_instance;		/* linked list of 5380's */

#if defined(AUTOPROBE_IRQ)
static int NCR5380_probe_irq (struct Scsi_Host *instance, int possible);
#endif
static void NCR5380_init (struct Scsi_Host *instance);
static void NCR5380_information_transfer (struct Scsi_Host *instance);
static void NCR5380_intr (int irq);
static void NCR5380_main (void);
static void NCR5380_print_options (struct Scsi_Host *instance);
#ifndef NCR5380_abort
static
#endif
int NCR5380_abort (Scsi_Cmnd *cmd, int code);
#ifndef NCR5380_reset
static
#endif
int NCR5380_reset (Scsi_Cmnd *cmd);
#ifndef NCR5380_queue_command
static 
#endif
int NCR5380_queue_command (Scsi_Cmnd *cmd, void (*done)(Scsi_Cmnd *));


static void NCR5380_reselect (struct Scsi_Host *instance);
static int NCR5380_select (struct Scsi_Host *instance, Scsi_Cmnd *cmd, int tag);
#if defined(PSEUDO_DMA) || defined(REAL_DMA) || defined(REAL_DMA_POLL)
static int NCR5380_transfer_dma (struct Scsi_Host *instance,
        unsigned char *phase, int *count, unsigned char **data);
#endif
static int NCR5380_transfer_pio (struct Scsi_Host *instance,
        unsigned char *phase, int *count, unsigned char **data);

#if (defined(REAL_DMA) || defined(REAL_DMA_POLL)) && defined(i386)
static __inline__ int NCR5380_i386_dma_setup (struct Scsi_Host *instance,
	unsigned char *ptr, unsigned int count, unsigned char mode) {
    unsigned limit;

    if (instance->dma_channel <=3) {
	if (count > 65536)
	    count = 65536;
	limit = 65536 - (((unsigned) ptr) & 0xFFFF);
    } else {
	if (count > 65536 * 2) 
	    count = 65536 * 2;
	limit = 65536* 2 - (((unsigned) ptr) & 0x1FFFF);
    }

    if (count > limit) count = limit;

    if ((count & 1) || (((unsigned) ptr) & 1))
	panic ("scsi%d : attmpted unaligned DMA transfer\n", instance->host_no);
    cli();
    disable_dma(instance->dma_channel);
    clear_dma_ff(instance->dma_channel);
    set_dma_addr(instance->dma_channel, (unsigned int) ptr);
    set_dma_count(instance->dma_channel, count);
    set_dma_mode(instance->dma_channel, mode);
    enable_dma(instance->dma_channel);
    sti();
    return count;
}

static __inline__ int NCR5380_i386_dma_write_setup (struct Scsi_Host *instance,
    unsigned char *src, unsigned int count) {
    return NCR5380_i386_dma_setup (instance, src, count, DMA_MODE_WRITE);
}

static __inline__ int NCR5380_i386_dma_read_setup (struct Scsi_Host *instance,
    unsigned char *src, unsigned int count) {
    return NCR5380_i386_dma_setup (instance, src, count, DMA_MODE_READ);
}

static __inline__ int NCR5380_i386_dma_residual (struct Scsi_Host *instance) {
    register int tmp;
    cli();
    clear_dma_ff(instance->dma_channel);
    tmp = get_dma_residue(instance->dma_channel);
    sti();
    return tmp;
}
#endif /* defined(REAL_DMA) && defined(i386)  */
#endif __KERNEL_
#endif /* ndef ASM */
#endif /* NCR5380_H */

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品国产第一综合99久久| 老司机免费视频一区二区| 日韩写真欧美这视频| 成人免费福利片| 蜜臀av在线播放一区二区三区| 国产精品久久久久一区| 日韩手机在线导航| 欧美专区亚洲专区| 成人夜色视频网站在线观看| 五月婷婷色综合| 亚洲欧洲综合另类| 久久久99精品免费观看不卡| 91麻豆精品91久久久久久清纯| www.欧美色图| 国产精品一区在线观看你懂的| 视频一区二区不卡| 夜夜嗨av一区二区三区| 中文字幕综合网| 国产欧美日本一区二区三区| 日韩久久免费av| 欧美一级片免费看| 欧美剧在线免费观看网站 | 视频一区欧美精品| 亚洲欧洲综合另类在线| 国产精品免费av| 久久久电影一区二区三区| 日韩一级免费观看| 欧美一区二区三级| 欧美精品久久天天躁| 欧美亚洲日本一区| 欧美色偷偷大香| 在线观看国产日韩| 在线观看亚洲精品视频| 在线精品视频一区二区三四| 色美美综合视频| 一本一本大道香蕉久在线精品| 99久久精品情趣| 一本大道av伊人久久综合| 91麻豆精品视频| 97se亚洲国产综合自在线不卡| 北条麻妃国产九九精品视频| 风间由美一区二区三区在线观看| 国产成人自拍高清视频在线免费播放| 精品无人区卡一卡二卡三乱码免费卡 | 丁香一区二区三区| 欧美日产在线观看| 91麻豆精品国产91久久久久久久久 | 成人丝袜视频网| 成人免费高清在线观看| 91一区二区在线| 色婷婷久久久亚洲一区二区三区| 精品国产一区二区亚洲人成毛片| 久久综合九色综合97婷婷| 久久嫩草精品久久久精品一| 国产午夜精品在线观看| 亚洲欧洲色图综合| 亚洲国产综合人成综合网站| 日本成人在线视频网站| 国产麻豆一精品一av一免费 | 91麻豆6部合集magnet| 日本韩国欧美在线| 欧美日韩高清一区二区不卡| 日韩亚洲欧美中文三级| 国产嫩草影院久久久久| 亚洲青青青在线视频| 日韩精品视频网站| 国产麻豆午夜三级精品| 色偷偷成人一区二区三区91| 欧美日韩高清一区| 久久夜色精品国产欧美乱极品| 国产精品久久夜| 午夜伊人狠狠久久| 国产一区二区三区日韩| thepron国产精品| 欧美老肥妇做.爰bbww| 久久久www成人免费无遮挡大片| 亚洲欧美日韩在线不卡| 欧美aⅴ一区二区三区视频| 国产精品亚洲专一区二区三区 | 婷婷亚洲久悠悠色悠在线播放 | 99精品热视频| 欧美性视频一区二区三区| 欧美精品一区二区不卡| 亚洲色图清纯唯美| 久久99在线观看| 日本韩国一区二区| 国产欧美日韩另类一区| 亚洲一区精品在线| 成人高清免费在线播放| 欧美久久久久久久久久| 国产精品欧美一区二区三区| 日韩一区欧美二区| 91亚洲国产成人精品一区二区三| 日韩女优av电影| 樱花影视一区二区| 国产不卡视频在线观看| 欧美肥妇free| 一区二区三区日韩欧美精品| 国产黄色成人av| 91精品国产综合久久久久久漫画 | 国内精品第一页| 欧美人动与zoxxxx乱| 国产精品超碰97尤物18| 国产主播一区二区| 欧美精品乱码久久久久久 | 国产精品456| 欧美高清www午色夜在线视频| 日韩美女精品在线| 国产成人aaa| 精品国产人成亚洲区| 亚洲不卡av一区二区三区| 91亚洲国产成人精品一区二区三| 国产日韩影视精品| 国内精品国产三级国产a久久| 欧美一级黄色大片| 亚洲国产日韩精品| 在线影视一区二区三区| 国产精品久久久久久久第一福利| 国产一区二区三区免费播放| 日韩一级片网站| 久久精品99国产国产精| 欧美一区二区私人影院日本| 天堂一区二区在线| 欧美精品三级在线观看| 午夜精品久久久久久久久久久| 在线精品视频一区二区| 伊人婷婷欧美激情| 91国偷自产一区二区三区成为亚洲经典| 欧美经典一区二区| 成人av在线播放网址| 亚洲国产精品成人综合 | 不卡一区二区在线| 亚洲国产精品国自产拍av| 成人一级片在线观看| 国产精品美女久久久久高潮| 成人精品在线视频观看| 中文字幕国产精品一区二区| 成人av电影在线| 中文字幕在线观看一区| 99国产精品国产精品久久| 亚洲视频一区二区在线观看| 色拍拍在线精品视频8848| 亚洲欧美日本韩国| 欧洲av在线精品| 日韩av一级片| www国产成人| 国产成人aaa| 亚洲三级久久久| 欧美系列在线观看| 蜜臀av一区二区在线观看| wwwwww.欧美系列| 成人精品国产免费网站| 亚洲欧美一区二区不卡| 精品视频在线看| 美女性感视频久久| 国产日韩欧美电影| 99久久久久久99| 婷婷中文字幕综合| 久久久国产一区二区三区四区小说| 懂色av中文字幕一区二区三区| 玉米视频成人免费看| 91精品国产欧美日韩| 国产一区二区三区在线看麻豆 | 激情五月激情综合网| 精品国产露脸精彩对白 | 欧美亚洲国产bt| 美女www一区二区| 中文字幕免费观看一区| 欧美特级限制片免费在线观看| 奇米影视一区二区三区| 中文乱码免费一区二区| 欧美日韩成人一区二区| 国产九色精品成人porny | 久久精品国产亚洲a| 国产精品嫩草久久久久| 91精品国产综合久久久久久 | 在线视频你懂得一区| 韩国欧美国产1区| 亚洲精品国产成人久久av盗摄| 精品久久久久久久人人人人传媒 | 亚洲视频电影在线| 日韩精品一区二区三区三区免费 | 欧美亚洲禁片免费| 国产激情视频一区二区在线观看| 亚洲黄色免费网站| 国产免费观看久久| 4438成人网| 99国产精品久| 国产一区二区三区四区五区美女 | 精品对白一区国产伦| 在线观看亚洲精品视频| 国产风韵犹存在线视精品| 亚洲高清中文字幕| 国产精品毛片无遮挡高清| 欧美www视频| 欧美亚洲高清一区二区三区不卡| 国产不卡高清在线观看视频| 日韩av一区二区在线影视| 亚洲人精品午夜| 国产欧美日韩亚州综合|