亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專(zhuān)輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? atp.h

?? LINUX1.0源代碼,代碼條理清晰
?? H
字號(hào):
#include <linux/if_ether.h>
#include <linux/types.h>
#include <asm/io.h>

struct net_local {
#ifdef __KERNEL__
    struct enet_statistics stats;
#endif
    ushort saved_tx_size;
    unsigned char
	re_tx,			/* Number of packet retransmissions. */
	tx_unit_busy,
	addr_mode,		/* Current Rx filter e.g. promiscuous, etc. */
	pac_cnt_in_tx_buf;
};

struct rx_header {
    ushort pad;			/* The first read is always corrupted. */
    ushort rx_count;
    ushort rx_status;		/* Unknown bit assignments :-<.  */
    ushort cur_addr;		/* Apparently the current buffer address(?) */
};

#define PAR_DATA	0
#define PAR_STATUS	1
#define PAR_CONTROL 2

#define Ctrl_LNibRead	0x08	/* LP_PSELECP */
#define Ctrl_HNibRead	0
#define Ctrl_LNibWrite	0x08	/* LP_PSELECP */
#define Ctrl_HNibWrite	0
#define Ctrl_SelData	0x04	/* LP_PINITP */
#define Ctrl_IRQEN	0x10	/* LP_PINTEN */

#define EOW	0xE0
#define EOC	0xE0
#define WrAddr	0x40	/* Set address of EPLC read, write register. */
#define RdAddr	0xC0
#define HNib	0x10

enum page0_regs
{
    /* The first six registers hold the ethernet physical station address. */
    PAR0 = 0, PAR1 = 1, PAR2 = 2, PAR3 = 3, PAR4 = 4, PAR5 = 5,
    TxCNT0 = 6, TxCNT1 = 7,		/* The transmit byte count. */
    TxSTAT = 8, RxSTAT = 9,		/* Tx and Rx status. */
    ISR = 10, IMR = 11,			/* Interrupt status and mask. */
    CMR1 = 12,				/* Command register 1. */
    CMR2 = 13,				/* Command register 2. */
    MAR = 14,				/* Memory address register. */
    CMR2_h = 0x1d, };

enum eepage_regs
{ PROM_CMD = 6, PROM_DATA = 7 };	/* Note that PROM_CMD is in the "high" bits. */


#define ISR_TxOK	0x01
#define ISR_RxOK	0x04
#define ISR_TxErr	0x02
#define ISRh_RxErr	0x11	/* ISR, high nibble */

#define CMR1h_RESET	0x04	/* Reset. */
#define CMR1h_RxENABLE	0x02	/* Rx unit enable.  */
#define CMR1h_TxENABLE	0x01	/* Tx unit enable.  */
#define CMR1h_TxRxOFF	0x00
#define CMR1_ReXmit	0x08	/* Trigger a retransmit. */
#define CMR1_Xmit	0x04	/* Trigger a transmit. */
#define	CMR1_IRQ	0x02	/* Interrupt active. */
#define	CMR1_BufEnb	0x01	/* Enable the buffer(?). */
#define	CMR1_NextPkt	0x01	/* Enable the buffer(?). */

#define CMR2_NULL	8
#define CMR2_IRQOUT	9
#define CMR2_RAMTEST	10
#define CMR2_EEPROM	12	/* Set to page 1, for reading the EEPROM. */

#define CMR2h_OFF	0	/* No accept mode. */
#define CMR2h_Physical	1	/* Accept a physical address match only. */
#define CMR2h_Normal	2	/* Accept physical and broadcast address. */
#define CMR2h_PROMISC	3	/* Promiscuous mode. */

/* An inline function used below: it differs from inb() by explicitly return an unsigned
   char, saving a truncation. */
extern inline unsigned char inbyte(unsigned short port)
{
    unsigned char _v;
    __asm__ __volatile__ ("inb %w1,%b0" :"=a" (_v):"d" (port));
    return _v;
}

/* Read register OFFSET.
   This command should aways be terminated with read_end(). */
extern inline unsigned char read_nibble(short port, unsigned char offset)
{
    unsigned char retval;
    outb(EOC+offset, port + PAR_DATA);
    outb(RdAddr+offset, port + PAR_DATA);
    inbyte(port + PAR_STATUS);		/* Settling time delay */
    retval = inbyte(port + PAR_STATUS);
    outb(EOC+offset, port + PAR_DATA);

    return retval;
}

/* Functions for bulk data read.  The interrupt line is always disabled. */
/* Get a byte using read mode 0, reading data from the control lines. */
extern inline unsigned char read_byte_mode0(short ioaddr)
{
    unsigned char low_nib;

    outb(Ctrl_LNibRead, ioaddr + PAR_CONTROL);
    inbyte(ioaddr + PAR_STATUS);
    low_nib = (inbyte(ioaddr + PAR_STATUS) >> 3) & 0x0f;
    outb(Ctrl_HNibRead, ioaddr + PAR_CONTROL);
    inbyte(ioaddr + PAR_STATUS);	/* Settling time delay -- needed!  */
    inbyte(ioaddr + PAR_STATUS);	/* Settling time delay -- needed!  */
    return low_nib | ((inbyte(ioaddr + PAR_STATUS) << 1) & 0xf0);
}

/* The same as read_byte_mode0(), but does multiple inb()s for stability. */
extern inline unsigned char read_byte_mode2(short ioaddr)
{
    unsigned char low_nib;

    outb(Ctrl_LNibRead, ioaddr + PAR_CONTROL);
    inbyte(ioaddr + PAR_STATUS);
    low_nib = (inbyte(ioaddr + PAR_STATUS) >> 3) & 0x0f;
    outb(Ctrl_HNibRead, ioaddr + PAR_CONTROL);
    inbyte(ioaddr + PAR_STATUS);	/* Settling time delay -- needed!  */
    return low_nib | ((inbyte(ioaddr + PAR_STATUS) << 1) & 0xf0);
}

/* Read a byte through the data register. */
extern inline unsigned char read_byte_mode4(short ioaddr)
{
    unsigned char low_nib;

    outb(RdAddr | MAR, ioaddr + PAR_DATA);
    low_nib = (inbyte(ioaddr + PAR_STATUS) >> 3) & 0x0f;
    outb(RdAddr | HNib | MAR, ioaddr + PAR_DATA);
    return low_nib | ((inbyte(ioaddr + PAR_STATUS) << 1) & 0xf0);
}

/* Read a byte through the data register, double reading to allow settling. */
extern inline unsigned char read_byte_mode6(short ioaddr)
{
    unsigned char low_nib;

    outb(RdAddr | MAR, ioaddr + PAR_DATA);
    inbyte(ioaddr + PAR_STATUS);
    low_nib = (inbyte(ioaddr + PAR_STATUS) >> 3) & 0x0f;
    outb(RdAddr | HNib | MAR, ioaddr + PAR_DATA);
    inbyte(ioaddr + PAR_STATUS);
    return low_nib | ((inbyte(ioaddr + PAR_STATUS) << 1) & 0xf0);
}

extern inline void
write_reg(short port, unsigned char reg, unsigned char value)
{
    unsigned char outval;
    outb(EOC | reg, port + PAR_DATA);
    outval = WrAddr | reg;
    outb(outval, port + PAR_DATA);
    outb(outval, port + PAR_DATA);	/* Double write for PS/2. */

    outval &= 0xf0;
    outval |= value;
    outb(outval, port + PAR_DATA);
    outval &= 0x1f;
    outb(outval, port + PAR_DATA);
    outb(outval, port + PAR_DATA);

    outb(EOC | outval, port + PAR_DATA);
}

extern inline void
write_reg_high(short port, unsigned char reg, unsigned char value)
{
    unsigned char outval = EOC | HNib | reg;

    outb(outval, port + PAR_DATA);
    outval &= WrAddr | HNib | 0x0f;
    outb(outval, port + PAR_DATA);
    outb(outval, port + PAR_DATA);	/* Double write for PS/2. */

    outval = WrAddr | HNib | value;
    outb(outval, port + PAR_DATA);
    outval &= HNib | 0x0f;		/* HNib | value */
    outb(outval, port + PAR_DATA);
    outb(outval, port + PAR_DATA);

    outb(EOC | HNib | outval, port + PAR_DATA);
}

/* Write a byte out using nibble mode.  The low nibble is written first. */
extern inline void
write_reg_byte(short port, unsigned char reg, unsigned char value)
{
    unsigned char outval;
    outb(EOC | reg, port + PAR_DATA); 	/* Reset the address register. */
    outval = WrAddr | reg;
    outb(outval, port + PAR_DATA);
    outb(outval, port + PAR_DATA);	/* Double write for PS/2. */

    outb((outval & 0xf0) | (value & 0x0f), port + PAR_DATA);
    outb(value & 0x0f, port + PAR_DATA);
    value >>= 4;
    outb(value, port + PAR_DATA);
    outb(0x10 | value, port + PAR_DATA);
    outb(0x10 | value, port + PAR_DATA);

    outb(EOC  | value, port + PAR_DATA); 	/* Reset the address register. */
}

/*
 * Bulk data writes to the packet buffer.  The interrupt line remains enabled.
 * The first, faster method uses only the dataport (data modes 0, 2 & 4).
 * The second (backup) method uses data and control regs (modes 1, 3 & 5).
 * It should only be needed when there is skew between the individual data
 * lines.
 */
extern inline void write_byte_mode0(short ioaddr, unsigned char value)
{
    outb(value & 0x0f, ioaddr + PAR_DATA);
    outb((value>>4) | 0x10, ioaddr + PAR_DATA);
}

extern inline void write_byte_mode1(short ioaddr, unsigned char value)
{
    outb(value & 0x0f, ioaddr + PAR_DATA);
    outb(Ctrl_IRQEN | Ctrl_LNibWrite, ioaddr + PAR_CONTROL);
    outb((value>>4) | 0x10, ioaddr + PAR_DATA);
    outb(Ctrl_IRQEN | Ctrl_HNibWrite, ioaddr + PAR_CONTROL);
}

/* Write 16bit VALUE to the packet buffer: the same as above just doubled. */
extern inline void write_word_mode0(short ioaddr, unsigned short value)
{
    outb(value & 0x0f, ioaddr + PAR_DATA);
    value >>= 4;
    outb((value & 0x0f) | 0x10, ioaddr + PAR_DATA);
    value >>= 4;
    outb(value & 0x0f, ioaddr + PAR_DATA);
    value >>= 4;
    outb((value & 0x0f) | 0x10, ioaddr + PAR_DATA);
}

/*  EEPROM_Ctrl bits. */
#define EE_SHIFT_CLK	0x04	/* EEPROM shift clock. */
#define EE_CS		0x02	/* EEPROM chip select. */
#define EE_CLK_HIGH	0x12
#define EE_CLK_LOW	0x16
#define EE_DATA_WRITE	0x01	/* EEPROM chip data in. */
#define EE_DATA_READ	0x08	/* EEPROM chip data out. */

/* Delay between EEPROM clock transitions. */
#define eeprom_delay(ticks) \
do { int _i = 40; while (--_i > 0) { __SLOW_DOWN_IO; }} while (0)

/* The EEPROM commands include the alway-set leading bit. */
#define EE_WRITE_CMD(offset)	(((5 << 6) + (offset)) << 17)
#define EE_READ(offset) 	(((6 << 6) + (offset)) << 17)
#define EE_ERASE(offset)	(((7 << 6) + (offset)) << 17)
#define EE_CMD_SIZE	27	/* The command+address+data size. */

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色综合久久九月婷婷色综合| 国产日韩v精品一区二区| 一区二区三区四区国产精品| 日韩三级视频中文字幕| 色94色欧美sute亚洲线路一久| 亚洲第一电影网| 中文字幕一区日韩精品欧美| 2017欧美狠狠色| 欧美一区2区视频在线观看| 色综合一区二区| av在线不卡电影| 国产精品一区2区| 精品在线你懂的| 蜜桃传媒麻豆第一区在线观看| 亚洲自拍都市欧美小说| 亚洲情趣在线观看| 亚洲欧美日韩国产中文在线| 中文字幕巨乱亚洲| 亚洲国产成人在线| 欧美大片在线观看一区| 国产成人av影院| 成人av片在线观看| www.一区二区| 99久久99久久精品国产片果冻| 成人综合婷婷国产精品久久免费| 国产自产2019最新不卡| 久国产精品韩国三级视频| 久国产精品韩国三级视频| 国产伦精品一区二区三区免费| 久久国内精品自在自线400部| 九九在线精品视频| 激情综合网av| 麻豆一区二区三| 美腿丝袜一区二区三区| 性久久久久久久久久久久| 日韩国产欧美在线观看| 美女看a上一区| 成人免费福利片| 91黄视频在线观看| 欧美大胆人体bbbb| 欧美国产97人人爽人人喊| 亚洲精选在线视频| 蜜乳av一区二区三区| 粉嫩av一区二区三区| 欧美午夜精品久久久| 日韩欧美一区二区三区在线| 久久久久久久久久久黄色| 一区二区三区在线看| 奇米色777欧美一区二区| 国产乱色国产精品免费视频| 国产成人福利片| 欧美视频一区二区在线观看| 欧美不卡一二三| 日韩理论片在线| 九九精品视频在线看| 91免费在线看| ww亚洲ww在线观看国产| 亚洲精品视频在线观看网站| 麻豆专区一区二区三区四区五区| 不卡电影一区二区三区| 欧美成人aa大片| 亚洲福利视频一区二区| 韩国成人福利片在线播放| 91国模大尺度私拍在线视频| 久久亚洲免费视频| 午夜视频在线观看一区二区 | 国产精品88av| 欧美性一区二区| 欧美国产精品v| 九一九一国产精品| 欧美日本在线播放| 亚洲欧美一区二区三区极速播放| 免费看欧美美女黄的网站| 韩国毛片一区二区三区| 欧美日韩一级黄| 综合网在线视频| 处破女av一区二区| 2020国产精品| 久久精品国产99久久6| 欧美视频在线一区二区三区| 26uuu精品一区二区| 丝袜国产日韩另类美女| 色婷婷久久综合| 国产精品系列在线| 国产成人自拍网| 欧美精品一区男女天堂| 日本女优在线视频一区二区| 欧美三区免费完整视频在线观看| 亚洲欧美一区二区三区国产精品| 国产乱码精品一区二区三区av| 欧美一区国产二区| 三级亚洲高清视频| 国产精品无人区| bt欧美亚洲午夜电影天堂| 国产精品视频在线看| 国产成人一区二区精品非洲| 国产人妖乱国产精品人妖| 国产精品亚洲专一区二区三区| 精品电影一区二区三区| 精彩视频一区二区三区| 久久久久久久久久久久久女国产乱 | 91免费看视频| 亚洲欧美日本韩国| 日韩精品亚洲专区| 精品免费日韩av| 国产伦精品一区二区三区免费迷| 久久久另类综合| caoporn国产精品| 夜夜操天天操亚洲| 丁香五精品蜜臀久久久久99网站| 欧美精品一区二区蜜臀亚洲| 精品一区二区三区在线观看国产| 久久久久青草大香线综合精品| 国产一区二区三区久久久| 国产精品国产三级国产aⅴ原创| 97精品电影院| 日韩av一区二区三区四区| 2欧美一区二区三区在线观看视频| 高清在线观看日韩| 亚洲中国最大av网站| 日韩一级视频免费观看在线| 国产成人自拍网| 亚洲午夜影视影院在线观看| 555www色欧美视频| 黄网站免费久久| 夜色激情一区二区| 久久夜色精品国产噜噜av| 91色在线porny| 麻豆一区二区三| 中文字幕一区二区三中文字幕 | 欧美视频一二三区| 国产一区二区在线观看免费 | 日韩欧美国产麻豆| 北条麻妃一区二区三区| 舔着乳尖日韩一区| 中文字幕第一区综合| 欧美日韩国产一级片| 国产91精品一区二区| 亚洲第一av色| 国产精品久久综合| 精品日本一线二线三线不卡| av电影天堂一区二区在线| 日本欧美大码aⅴ在线播放| 日韩毛片精品高清免费| www激情久久| 在线不卡中文字幕播放| av成人动漫在线观看| 久久国内精品自在自线400部| 尤物在线观看一区| 中文字幕精品一区| 欧美tickling挠脚心丨vk| 一本色道久久综合亚洲91 | 欧美一区二区观看视频| 国产成人精品午夜视频免费| 午夜视频在线观看一区| 亚洲黄色av一区| 成人欧美一区二区三区小说| 久久午夜老司机| 91精品国产入口| 欧美日韩一级二级| 欧美日韩精品欧美日韩精品一| 成人免费视频免费观看| 99re亚洲国产精品| 欧美综合视频在线观看| 欧美日本一区二区三区| 欧美mv日韩mv亚洲| 日本一区二区三区在线观看| ●精品国产综合乱码久久久久| 最新久久zyz资源站| 亚洲永久精品国产| 午夜精品123| 国产综合色在线视频区| 成人激情午夜影院| 欧美日韩综合色| 日韩欧美在线不卡| 久久精品欧美一区二区三区不卡| 日本一二三四高清不卡| 亚洲综合偷拍欧美一区色| 日本v片在线高清不卡在线观看| 久久精品久久久精品美女| 国产二区国产一区在线观看| 97超碰欧美中文字幕| 欧美一级欧美三级| 国产精品国产三级国产三级人妇| 亚洲国产精品一区二区www在线| 极品尤物av久久免费看| 99re这里只有精品视频首页| 欧美性xxxxx极品少妇| 久久欧美中文字幕| 亚洲综合视频在线观看| 久久99精品久久久久| 色综合天天天天做夜夜夜夜做| 91精品国产综合久久精品性色| 国产无遮挡一区二区三区毛片日本| 一区二区三区精密机械公司| 黄色资源网久久资源365| 欧美色爱综合网| 亚洲欧洲日韩女同| 激情成人综合网| 91精品国产综合久久蜜臀|