亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cstartup_ads_ram.s

?? ATMEL AT91RM9200開發板配套光盤上的全部示例程序
?? S
字號:
;------------------------------------------------------------------------------
;-         ATMEL Microcontroller Software Support  -  ROUSSET  -
;------------------------------------------------------------------------------
; The software is delivered "AS IS" without warranty or condition of any
; kind, either express, implied or statutory. This includes without
; limitation any warranty or condition with respect to merchantability or
; fitness for any particular purpose, or against the infringements of
; intellectual property rights of others.
;-----------------------------------------------------------------------------
;- File source          : cstartup_boot.arm
;- Object               : Generic CStartup
;- Compilation flag     : None
;-
;- 1.0 23/10/02 	FB  : Creation ARM ADS
;------------------------------------------------------------------------------

	INCLUDE   AT91RM9200.inc

;--------------------------------
;- ARM Core Mode and Status Bits
;--------------------------------

ARM_MODE_USER           EQU     0x10
ARM_MODE_FIQ            EQU     0x11
ARM_MODE_IRQ            EQU     0x12
ARM_MODE_SVC            EQU     0x13
ARM_MODE_ABORT          EQU     0x17
ARM_MODE_UNDEF          EQU     0x1B
ARM_MODE_SYS            EQU     0x1F

I_BIT                   EQU     0x80
F_BIT                   EQU     0x40
T_BIT                   EQU     0x20

;------------------------------------------------------------------------------
;- Stack Area Definition
;-----------------------
;-
;------------------------------------------------------------------------------
IRQ_STACK_SIZE         EQU      0x04
FIQ_STACK_SIZE         EQU      0x04
ABT_STACK_SIZE         EQU      0x04
UND_STACK_SIZE         EQU      0x04
SVC_STACK_SIZE         EQU      0x04
USER_STACK_SIZE        EQU      0x100

		AREA        |C$$stack|, DATA

;- IRQ stack definition
AT91_IRQ_Stack_End    DCD   0x55AA55AA
                     SPACE (IRQ_STACK_SIZE - 4)
AT91_IRQ_Stack_Begin  EQU   (AT91_IRQ_Stack_End + (IRQ_STACK_SIZE - 4))

;- FIQ stack definition
AT91_FIQ_Stack_End   DCD   0x55AA55AA
                    SPACE (FIQ_STACK_SIZE - 4)
AT91_FIQ_Stack_Begin EQU   (AT91_FIQ_Stack_End + (FIQ_STACK_SIZE - 4))

;- ABORT stack definition
AT91_ABT_Stack_End   DCD   0x55AA55AA
                    SPACE (ABT_STACK_SIZE - 4)
AT91_ABT_Stack_Begin EQU   (AT91_ABT_Stack_End + (ABT_STACK_SIZE - 4))

;- UNDEF stack definition
AT91_UND_Stack_End   DCD   0x55AA55AA
                    SPACE (UND_STACK_SIZE - 4)
AT91_UND_Stack_Begin EQU   (AT91_UND_Stack_End + (UND_STACK_SIZE - 4))

;- SVC stack definition
AT91_SVC_Stack_End   DCD   0x55AA55AA
                    SPACE (SVC_STACK_SIZE-4)
AT91_SVC_Stack_Begin EQU   (AT91_SVC_Stack_End + (SVC_STACK_SIZE-4))

;- USER and SYSTEM stack definition
AT91_USER_Stack_End   DCD   0x55AA55AA
                      SPACE (USER_STACK_SIZE-4)
AT91_USER_Stack_Begin EQU   (AT91_USER_Stack_End + (USER_STACK_SIZE-4))

	EXPORT AT91_IRQ_Stack_End
	EXPORT AT91_IRQ_Stack_Begin
	EXPORT AT91_FIQ_Stack_End
	EXPORT AT91_FIQ_Stack_Begin
	EXPORT AT91_ABT_Stack_End
	EXPORT AT91_ABT_Stack_Begin
	EXPORT AT91_UND_Stack_End
	EXPORT AT91_UND_Stack_Begin
	EXPORT AT91_SVC_Stack_End
	EXPORT AT91_SVC_Stack_Begin
	EXPORT AT91_USER_Stack_End
	EXPORT AT91_USER_Stack_Begin


;------------------------------------------------------------------------------
;- Area Definition
;-----------------
;- Must be defined as function to put first in the code as it must be mapped
;- at offset 0 of the flash EBI_CSR0, ie. at address 0 before remap.
;------------------------------------------------------------------------------
                AREA        reset, CODE, READONLY


;	IMPORT __use_no_semihosting_swi
;------------------------------------------------------------------------------
;- Define the entry point
;------------------------

	EXPORT	__ENTRY
__ENTRY

;------------------------------------------------------------------------------
;- Exception vectors ( before Remap )
;------------------------------------
;- These vectors are read at address 0.
;- They absolutely requires to be in relative addresssing mode in order to
;- guarantee a valid jump. For the moment, all are just looping (what may be
;- dangerous in a final system). If an exception occurs before remap, this
;- would result in an infinite loop.
;------------------------------------------------------------------------------
                B           InitReset       	; reset
undefvec
                B           undefvec        	; Undefined Instruction
swivec
                B           swivec          	; Software Interrupt
pabtvec
                B           pabtvec         	; Prefetch Abort
dabtvec
                B           dabtvec         	; Data Abort
rsvdvec
                B           rsvdvec         	; reserved
irqvec
                ldr         pc, [pc,#-0xF20]    ; IRQ : read the AIC
fiqvec
                B           fiqvec          	; FIQ


;-------------------
;- The reset handler
;-------------------
InitReset

;------------------------------------------------------------------------------
;-PMC initialisation : Enable the Main Oscillator
;------------------------------------------------------------------------------
;-Slow clock mode init
;-After reset, only the 32KHz oscillator is enabled.
;-The ARM7TDMI or ARM9 runs the first instructions at 32768Hz <=> Slow Clock.
;-The processor clock and master clock are enabled at slow clock.
;-All the peripheral clocks are disabled.
;-The main oscillator is disabled.
;------------------------------------------------------------------------------

;------------------------------------------------------------------------------
;Step 0a.
;------------------------------------------------------------------------------
;-After reset, Slow Clock is normally selected
;-But in case of a boot already started, re-selection of Slow Clock
;-In two steps because of constraints of the Master Clock selection sequence
;-Can be cleared if the project is used for a boot execution
;------------------------------------------------------------------------------
	ldr     r1, = AT91C_BASE_PMC	; Get the PMC Base Address

;------------------------------------------------------------------------------
;-Write in the MCKR dirty value concerning the clock selection CSS then overwrite it in a second sequence
;------------------------------------------------------------------------------
;-Master Clock Register PMC_MCKR : "dirty CSS" is selected
	ldr 	r0, = AT91C_PMC_CSS_PLLB_CLK
	str     r0, [r1, #PMC_MCKR]

;- Reading the PMC Status register to detect when the Master Clock is commuted
                mov     r4, #0x8
MCKR_Loop
                ldr     r3, [r1, #PMC_SR]
                and     r3, r4, r3
                cmp     r3, #0x8
                bne     MCKR_Loop

;------------------------------------------------------------------------------
;-Second sequence
;------------------------------------------------------------------------------
;-Master Clock Register PMC_MCKR : Slow Clock is selected
	ldr 	r0, = AT91C_PMC_CSS_SLOW_CLK :OR:AT91C_PMC_PRES_CLK
	str     r0, [r1, #PMC_MCKR]

;- Reading the PMC Status register to detect when the Master Clock is commuted
                mov     r4, #0x8
MCKR_Loop2
                ldr     r3, [r1, #PMC_SR]
                and     r3, r4, r3
                cmp     r3, #0x8
                bne     MCKR_Loop2

;------------------------------------------------------------------------------
;Step 0b.
;------------------------------------------------------------------------------
;-After reset,PLLs are disabled
;-But in case of a boot already started, PLLs are turned off
;-Can be cleared if the project is used for a boot execution
;------------------------------------------------------------------------------
	ldr     r1, = AT91C_BASE_CKGR	; Get the CKGR Base Address

;-Master Clock Register PMC_PLLAR : Turned off PLLA
	ldr 	r0, = AT91C_CKGR_DIVA_0
	str     r0, [r1, #CKGR_PLLAR]

;-Master Clock Register PMC_PLLBR : Turned off PLLB
	ldr 	r0, = AT91C_CKGR_DIVB_0
	str     r0, [r1, #CKGR_PLLBR]

;------------------------------------------------------------------------------
;Step 1.
;------------------------------------------------------------------------------
;-Enabling the Main Oscillator
;-Normally First instruction in PMC initialisation
;------------------------------------------------------------------------------
;-Main oscillator Enable register	APMC_MOR : Enable main oscillator , OSCOUNT = 0xFF
	ldr 	r0, = AT91C_CKGR_MOSCEN:OR:AT91C_CKGR_OSCOUNT
	str     r0, [r1, #CKGR_MOR]

;------------------------------------------------------------------------------
;- Setup the stack for each mode
;-------------------------
;- The processor will remain in the last initialized mode.
;------------------------------------------------------------------------------

;- Load the stack base addresses
	add     r0, pc,#-(8+.-StackData)  ; @ where to read values (relative)
	ldmia   r0, {r1-r6}

;- Set up Supervisor Mode and set SVC Mode Stack
	msr     cpsr_c, #ARM_MODE_SVC:OR:I_BIT:OR:F_BIT
	bic     r1, r1, #3                  ; Insure word alignement
	mov     sp, r1                      ; Init stack SYS

;- Set up Interrupt Mode and set IRQ Mode Stack
	msr     CPSR_c, #ARM_MODE_IRQ:OR:I_BIT:OR:F_BIT
	bic     r2, r2, #3                  ; Insure word alignement
	mov     sp, r2                      ; Init stack IRQ

;- Set up Fast Interrupt Mode and set FIQ Mode Stack
	msr     CPSR_c, #ARM_MODE_FIQ:OR:I_BIT:OR:F_BIT
	bic     r3, r3, #3                  ; Insure word alignement
	mov     sp, r3                      ; Init stack FIQ

;- Set up Abort Mode and set Abort Mode Stack
	msr     CPSR_c, #ARM_MODE_ABORT:OR:I_BIT:OR:F_BIT
	bic     r4, r4, #3                  ; Insure word alignement
	mov     sp, r4                      ; Init stack Abort

;- Set up Undefined Instruction Mode and set Undef Mode Stack
	msr     CPSR_c, #ARM_MODE_UNDEF:OR:I_BIT:OR:F_BIT
	bic     r5, r5, #3                  ; Insure word alignement
	mov     sp, r5                      ; Init stack Undef

;- Set up user Mode and set Undef Mode Stack
	msr     CPSR_c, #ARM_MODE_SYS:OR:I_BIT:OR:F_BIT
	bic     r6, r6, #3                  ; Insure word alignement
	mov     sp, r6                      ; Init stack Undef

	b       EndInitStack

StackData
	DCD     AT91_SVC_Stack_Begin
	DCD     AT91_IRQ_Stack_Begin
	DCD     AT91_FIQ_Stack_Begin
	DCD     AT91_ABT_Stack_Begin
	DCD     AT91_UND_Stack_Begin
	DCD     AT91_USER_Stack_Begin
EndInitStack

;------------------------------------------------------------------------------
;-Low level Init (PMC, AIC, EBI, ....)
;------------------------------------------------------------------------------

;- Add loop to compensate Main Oscillator startup time
	ldr 	r0, =0x00000010
LoopOsc
	subs    r0, r0, #1
	bhi     LoopOsc

	IMPORT    AT91F_LowLevelInit

	ldr       r0, = AT91F_LowLevelInit
	mov       lr, pc
	bx        r0

;----------------------------------------
; Read/modify/write CP15 control register
;----------------------------------------
    MRC     p15, 0, r0, c1, c0,0 ; read cp15 control registre (cp15 r1) in r0
    ldr     r3, =0xC0000080      ; Reset bit :Little Endian end fast bus mode
    ldr     r4, =0xC0000000      ; Set bit :Asynchronous clock mode, Not Fast Bus
    BIC     r0, r0, r3
    ORR     r0, r0, r4
    MCR     p15, 0, r0, c1, c0,0 ; write r0 in cp15 control registre (cp15 r1)

;------------------------------------------------------------------------------
;- Initialise C variables
;------------------------
;- Following labels are automatically generated by the linker.
;- RO: Read-only = the code
;- RW: Read Write = the data pre-initialized and zero-initialized.
;- ZI: Zero-Initialized.
;- Pre-initialization values are located after the code area in the image.
;- Zero-initialized datas are mapped after the pre-initialized.
;- Note on the Data position :
;- If using the ARMSDT, when no -rw-base option is used for the linker, the
;- data area is mapped after the code. You can map the data either in internal
;- SRAM ( -rw-base=0x40 or 0x34) or in external SRAM ( -rw-base=0x2000000 ).
;- Note also that to improve the code density, the pre_initialized data must
;- be limited to a minimum.
;------------------------------------------------------------------------------

	add     r2, pc,#-(8+.-CInitData)  ; @ where to read values (relative)
	ldmia   r2, {r0, r1, r3, r4}

	cmp         r0, r1                  ; Check that they are different
	beq         EndRW
LoopRW
	cmp         r1, r3                  ; Copy init data
	ldrcc       r2, [r0], #4
	strcc       r2, [r1], #4
	bcc         LoopRW
EndRW

	mov         r2, #0
LoopZI
	cmp         r3, r4                  ; Zero init
	strcc       r2, [r3], #4
	bcc         LoopZI

	b           EndInitC

CInitData
 	IMPORT      |Image$$RO$$Limit|      ; End of ROM code (=start of ROM data)
	IMPORT      |Image$$RW$$Base|       ; Base of RAM to initialise
	IMPORT      |Image$$ZI$$Base|       ; Base and limit of area
	IMPORT      |Image$$ZI$$Limit|      ; Top of zero init segment

	DCD     |Image$$RO$$Limit|      ; End of ROM code (=start of ROM data)
 	DCD     |Image$$RW$$Base|       ; Base of RAM to initialise
 	DCD     |Image$$ZI$$Base|       ; Base and limit of area
 	DCD     |Image$$ZI$$Limit|      ; Top of zero init segment
EndInitC


;------------------------------------------------------------------------------
;- Branch on C code Main function (with interworking)
;----------------------------------------------------
;- Branch must be performed by an interworking call as either an ARM or Thumb
;- main C function must be supported. This makes the code not position-
;- independant. A Branch with link would generate errors
;------------------------------------------------------------------------------
	IMPORT      main
_main
__main
	EXPORT    _main
	EXPORT    __main
	ldr       r0, =main
	mov       lr, pc
	bx        r0

;------------------------------------------------------------------------------
;- Loop for ever
;---------------
;- End of application. Normally, never occur.
;- Could jump on Software Reset ( B 0x0 ).
;------------------------------------------------------------------------------
End
	b           End



            END

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色香蕉久久蜜桃| 国产成人a级片| 亚洲美女视频一区| 国产精品久久久久9999吃药| 国产亚洲精品aa午夜观看| 精品久久国产字幕高潮| 欧美变态口味重另类| 精品日韩一区二区三区免费视频| 91精品国产欧美一区二区18| 欧美久久久久久蜜桃| 日韩一区二区视频| 2020国产成人综合网| 国产丝袜美腿一区二区三区| 国产精品午夜久久| 亚洲另类春色校园小说| 亚洲成年人网站在线观看| 婷婷六月综合亚洲| 国产曰批免费观看久久久| 国产成人自拍网| 色综合久久久久综合体桃花网| 欧美写真视频网站| 欧美一区二区三区男人的天堂| 精品国产一区二区三区四区四| 国产日韩欧美综合在线| 中文字幕一区在线观看| 五月激情丁香一区二区三区| 精品中文字幕一区二区| 成人动漫一区二区三区| 欧美色视频一区| 欧美精品一区二区在线观看| 国产精品久久一卡二卡| 亚洲二区在线观看| 国产美女一区二区三区| 欧美日韩一区在线观看| 久久久久久久av麻豆果冻| 亚洲三级电影网站| 秋霞影院一区二区| 91免费视频观看| 精品国产污网站| 亚洲影视资源网| 东方aⅴ免费观看久久av| 欧美日韩一区高清| 中文字幕精品综合| 琪琪久久久久日韩精品| 波多野结衣一区二区三区| 欧美日本一区二区三区| 亚洲视频图片小说| 精品系列免费在线观看| 欧美日韩五月天| 亚洲欧洲国产日本综合| 国产精品自拍三区| 欧美一级精品在线| 亚洲成人激情av| 一本到不卡精品视频在线观看| 欧美精品一区二区三区在线播放| 亚洲不卡一区二区三区| 91在线观看美女| 欧美激情资源网| 国产麻豆91精品| 欧美不卡一区二区三区四区| 午夜激情一区二区三区| 欧美性猛交一区二区三区精品| 久久久久久97三级| 看片网站欧美日韩| 日韩天堂在线观看| 五月婷婷另类国产| 欧美丝袜丝交足nylons图片| 亚洲乱码一区二区三区在线观看| 丁香五精品蜜臀久久久久99网站 | 日韩欧美黄色影院| 肉色丝袜一区二区| 欧美另类一区二区三区| 爽爽淫人综合网网站| 欧美日韩一区二区在线观看视频| 亚洲男人天堂一区| 欧美亚洲日本国产| 亚洲午夜激情av| 欧美日韩国产三级| 三级亚洲高清视频| 日韩一区二区三区精品视频| 日韩成人免费电影| 日韩免费观看2025年上映的电影| 免费在线观看精品| 精品久久久久久久久久久久久久久久久| 热久久免费视频| 精品国产网站在线观看| 粉嫩av一区二区三区在线播放 | 综合久久国产九一剧情麻豆| 成人免费毛片app| 亚洲欧美视频一区| 欧美三级午夜理伦三级中视频| 亚洲第一主播视频| 日韩欧美国产小视频| 国产精品一区久久久久| 日韩一区在线免费观看| 欧美在线观看视频在线| 日本少妇一区二区| 久久人人爽爽爽人久久久| 99re热这里只有精品视频| 一区二区三区日韩欧美精品| 欧美一区二区三区小说| 国产成人一区在线| 亚洲最大成人综合| 久久综合网色—综合色88| 成人高清视频在线| 日韩精品一级中文字幕精品视频免费观看 | 悠悠色在线精品| 日韩一级完整毛片| 91在线精品秘密一区二区| 日日夜夜精品免费视频| 国产日韩精品一区二区三区| 日本二三区不卡| 国产一区二区三区四| 亚洲精品国产第一综合99久久| 91精品国产综合久久福利| 成人免费看视频| 麻豆成人久久精品二区三区红 | 在线亚洲一区观看| 久久99国产精品久久99| 亚洲柠檬福利资源导航| 精品少妇一区二区三区在线播放| 成人av免费网站| 免播放器亚洲一区| 亚洲激情图片一区| 国产婷婷一区二区| 日韩精品一区在线观看| 色欧美乱欧美15图片| 国产寡妇亲子伦一区二区| 日日摸夜夜添夜夜添亚洲女人| 国产精品久久久久久久裸模| 日韩欧美国产不卡| 欧美三级电影在线看| 波多野结衣精品在线| 国产二区国产一区在线观看| 石原莉奈在线亚洲二区| 亚洲综合在线第一页| 中文字幕中文字幕一区| 久久久精品欧美丰满| 日韩一区二区三区电影在线观看 | 免费成人av在线播放| 亚洲香蕉伊在人在线观| 中文字幕在线观看不卡| 国产片一区二区三区| 久久久久久久久久久黄色| 日韩欧美美女一区二区三区| 91超碰这里只有精品国产| 在线免费不卡电影| 色综合咪咪久久| 色婷婷亚洲综合| 99久久精品国产观看| av在线一区二区| 91在线国产观看| 波多野洁衣一区| 色综合久久久久久久久久久| caoporn国产精品| 91亚洲午夜精品久久久久久| 91在线视频18| 91久久精品一区二区三| 欧美偷拍一区二区| 欧美视频精品在线观看| 欧美日韩国产欧美日美国产精品| 日本精品一区二区三区高清| 欧美亚洲国产一区在线观看网站| 欧美天堂一区二区三区| 欧美一区二区二区| 精品国产1区二区| 久久久国产精品午夜一区ai换脸| 欧美激情一二三区| 《视频一区视频二区| 亚洲最新在线观看| 久久国产三级精品| 国产精品综合二区| 色综合天天视频在线观看 | 欧美色手机在线观看| 欧美一区二区日韩一区二区| 精品乱人伦小说| 成人欧美一区二区三区白人| 夜夜嗨av一区二区三区中文字幕| 午夜欧美2019年伦理| 蜜臀av性久久久久av蜜臀妖精| 国产激情视频一区二区三区欧美 | 欧美肥胖老妇做爰| 欧美成人一区二区三区在线观看| 国产日韩欧美a| 丝袜亚洲另类欧美| 亚洲国产精品久久久男人的天堂| 国产91清纯白嫩初高中在线观看| 国产亚洲欧美一区在线观看| 国产成a人无v码亚洲福利| 成人高清在线视频| 韩国av一区二区三区在线观看| 福利一区福利二区| 久久久亚洲高清| 久久av老司机精品网站导航| 777午夜精品视频在线播放| 午夜在线电影亚洲一区| 欧美影院午夜播放| 亚洲一区二区三区四区在线免费观看| av在线不卡免费看| 亚洲视频一二三区|