亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cnt500.rpt

?? dds信號發生器
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                   e:\edashi\sin\cnt500.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/30/2006 21:12:41

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cnt500    EPF10K30ETC144-1 1      1      0    0         0  %    11       0  %

User Pins:                 1      1      0  



Project Information                                   e:\edashi\sin\cnt500.rpt

** FILE HIERARCHY **



|7490:9|
|7490:10|
|7490:11|


Device-Specific Information:                          e:\edashi\sin\cnt500.rpt
cnt500

***** Logic for device 'cnt500' compiled without errors.




Device: EPF10K30ETC144-1

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF

                                                                                         
                                                                                         
                R R R R R   R R R R   R R R R   R           R R R R R R R   R R R R R R  
                E E E E E   E E E E   E E E E   E           E E E E E E E   E E E E E E  
                S S S S S   S S S S   S S S S   S         V S S S S S S S   S S S S S S  
                E E E E E   E E E E V E E E E   E         C E E E E E E E V E E E E E E  
                R R R R R   R R R R C R R R R   R         C R R R R R R R C R R R R R R  
                V V V V V G V V V V C V V V V G V G G G G I V V V V V V V C V V V V V V  
                E E E E E N E E E E I E E E E N E N N N N N E E E E E E E I E E E E E E  
                D D D D D D D D D D O D D D D D D D D D D T D D D D D D D O D D D D D D  
              --------------------------------------------------------------------------_ 
             / 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110   |_ 
            /    143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109    | 
      #TCK |  1                                                                         108 | ^DATA0 
^CONF_DONE |  2                                                                         107 | ^DCLK 
     ^nCEO |  3                                                                         106 | ^nCE 
      #TDO |  4                                                                         105 | #TDI 
     VCCIO |  5                                                                         104 | GND 
    VCCINT |  6                                                                         103 | GND 
  RESERVED |  7                                                                         102 | RESERVED 
  RESERVED |  8                                                                         101 | RESERVED 
  RESERVED |  9                                                                         100 | RESERVED 
  RESERVED | 10                                                                          99 | RESERVED 
  RESERVED | 11                                                                          98 | RESERVED 
  RESERVED | 12                                                                          97 | RESERVED 
  RESERVED | 13                                                                          96 | RESERVED 
  RESERVED | 14                                                                          95 | RESERVED 
       GND | 15                                                                          94 | VCCIO 
       GND | 16                                                                          93 | VCCINT 
  RESERVED | 17                                                                          92 | RESERVED 
  RESERVED | 18                                                                          91 | RESERVED 
  RESERVED | 19                            EPF10K30ETC144-1                              90 | RESERVED 
  RESERVED | 20                                                                          89 | RESERVED 
  RESERVED | 21                                                                          88 | RESERVED 
  RESERVED | 22                                                                          87 | RESERVED 
  RESERVED | 23                                                                          86 | RESERVED 
     VCCIO | 24                                                                          85 | GND 
    VCCINT | 25                                                                          84 | GND 
  RESERVED | 26                                                                          83 | RESERVED 
  RESERVED | 27                                                                          82 | RESERVED 
  RESERVED | 28                                                                          81 | RESERVED 
  RESERVED | 29                                                                          80 | clk10k 
  RESERVED | 30                                                                          79 | RESERVED 
  RESERVED | 31                                                                          78 | RESERVED 
  RESERVED | 32                                                                          77 | ^MSEL0 
  RESERVED | 33                                                                          76 | ^MSEL1 
      #TMS | 34                                                                          75 | VCCINT 
  ^nSTATUS | 35                                                                          74 | ^nCONFIG 
  RESERVED | 36                                                                          73 | RESERVED 
           |      38  40  42  44  46  48  50  52  54  56  58  60  62  64  66  68  70  72  _| 
            \   37  39  41  43  45  47  49  51  53  55  57  59  61  63  65  67  69  71   | 
             \--------------------------------------------------------------------------- 
                R R R G R R R R V R R R R G R V V G c G G G R R V R R R R G R R R R V R  
                E E E N E E E E C E E E E N E C C N l N N N E E C E E E E N E E E E C E  
                S S S D S S S S C S S S S D S C C D k D D D S S C S S S S D S S S S C S  
                E E E   E E E E I E E E E   E I I   5       E E I E E E E   E E E E I E  
                R R R   R R R R O R R R R   R N N   m       R R O R R R R   R R R R O R  
                V V V   V V V V   V V V V   V T T           V V   V V V V   V V V V   V  
                E E E   E E E E   E E E E   E               E E   E E E E   E E E E   E  
                D D D   D D D D   D D D D   D               D D   D D D D   D D D D   D  
                                                                                         
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                          e:\edashi\sin\cnt500.rpt
cnt500

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
F1       6/ 8( 75%)   0/ 8(  0%)   1/ 8( 12%)    2/2    0/2       1/22(  4%)   
F9       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   
F17      4/ 8( 50%)   0/ 8(  0%)   1/ 8( 12%)    2/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             1/96     (  1%)
Total logic cells used:                         11/1728   (  0%)
Total embedded cells used:                       0/96     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 1.81/4    ( 45%)
Total fan-in:                                  20/6912    (  0%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     11
Total flipflops required:                       11
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/1728   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  13  14  15  16  17  18  EA  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      6   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   4   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     11/0  

Total:   6   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   4   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     11/0  



Device-Specific Information:                          e:\edashi\sin\cnt500.rpt
cnt500

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  55      -     -    -    --      INPUT  G          ^    0    0    0    0  clk5m


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                          e:\edashi\sin\cnt500.rpt
cnt500

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  80      -     -    F    --     OUTPUT                 0    1    0    0  clk10k


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable



?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一区二区三区成人| 亚洲精品免费看| 欧美另类z0zxhd电影| 91久久一区二区| 在线观看国产日韩| 91久久线看在观草草青青| 岛国av在线一区| 暴力调教一区二区三区| 成人性生交大片免费看在线播放 | 久久综合网色—综合色88| 91精品国产免费| 欧美一区二区视频免费观看| 欧美一区二区精美| 久久众筹精品私拍模特| 国产日韩精品一区| 国产精品不卡在线| 亚洲精品国久久99热| 亚洲一区二区三区四区五区中文| 亚洲va国产va欧美va观看| 免费在线视频一区| 国产一区二区美女| av动漫一区二区| 欧美视频在线观看一区| 日韩一区二区麻豆国产| 精品成人私密视频| 综合电影一区二区三区| 性做久久久久久免费观看| 麻豆久久一区二区| 波波电影院一区二区三区| 欧美性xxxxxxxx| 欧美成人r级一区二区三区| 国产精品免费视频观看| 亚洲图片自拍偷拍| 国产一区二区免费看| 91免费国产视频网站| 欧美一区日本一区韩国一区| 欧美激情一区二区三区不卡| 亚洲在线成人精品| 久久99精品久久久久| 91香蕉视频污在线| 精品奇米国产一区二区三区| 中文字幕永久在线不卡| 久久成人久久爱| 欧美精品乱码久久久久久 | 国产91精品久久久久久久网曝门| 91香蕉视频黄| 欧美刺激脚交jootjob| 亚洲精品久久嫩草网站秘色| 久久精品噜噜噜成人av农村| 91在线看国产| 精品国产1区二区| 午夜视频在线观看一区二区三区 | 亚洲一二三级电影| 懂色av一区二区三区免费观看| 欧美老女人第四色| 亚洲免费毛片网站| 成人美女视频在线看| 日韩视频永久免费| 亚洲午夜精品网| 99re在线视频这里只有精品| 国产日韩三级在线| 久久精品国产秦先生| 欧美精选一区二区| 亚洲一区自拍偷拍| 91丝袜美女网| 中文字幕一区二区三区四区| 狠狠色丁香久久婷婷综合丁香| 欧美电影一区二区三区| 亚洲国产人成综合网站| www.欧美日韩| 国产精品动漫网站| jvid福利写真一区二区三区| 精品福利二区三区| 九九**精品视频免费播放| 欧美一区二区成人| 日本最新不卡在线| 日韩欧美区一区二| 极品尤物av久久免费看| 日韩视频在线一区二区| 美洲天堂一区二卡三卡四卡视频 | 丰满放荡岳乱妇91ww| 久久女同精品一区二区| 国产美女精品在线| 欧美韩日一区二区三区四区| 大桥未久av一区二区三区中文| 国产午夜精品理论片a级大结局 | 亚洲女人的天堂| 91免费看`日韩一区二区| 亚洲免费资源在线播放| 欧美性生活大片视频| 天天色图综合网| 日韩欧美一区二区三区在线| 久久99国产精品成人| 国产午夜亚洲精品理论片色戒| yourporn久久国产精品| 亚洲成人综合在线| 精品免费国产一区二区三区四区| 国产成人日日夜夜| 亚洲人成人一区二区在线观看 | 免费黄网站欧美| 久久久久久久网| 91美女片黄在线观看| 亚洲国产乱码最新视频| 日韩欧美在线网站| 2019国产精品| 国产黄色成人av| 亚洲综合一区在线| 欧美美女直播网站| 免费国产亚洲视频| 欧美一级在线观看| 不卡av免费在线观看| 一区二区在线看| 91视视频在线直接观看在线看网页在线看| 久久久一区二区三区捆绑**| 99精品1区2区| 午夜精品久久一牛影视| 精品成人一区二区三区四区| 色婷婷狠狠综合| 日韩国产欧美三级| 欧美激情在线看| 欧美日韩一区二区在线视频| 午夜精品福利一区二区三区av| 久久九九全国免费| 91网站在线播放| 开心九九激情九九欧美日韩精美视频电影| 久久亚洲精品国产精品紫薇| 91视频国产资源| 国产精品资源在线| 亚洲综合色噜噜狠狠| 久久五月婷婷丁香社区| 91在线国产观看| 免费成人你懂的| 亚洲午夜一区二区| 国产日韩欧美高清在线| 欧美高清dvd| 成人免费视频caoporn| 午夜精品福利一区二区三区蜜桃| 亚洲婷婷综合色高清在线| 在线不卡中文字幕播放| 福利电影一区二区三区| 亚洲视频中文字幕| 日韩欧美一区二区视频| 色婷婷综合久久| 99国产精品久久久久久久久久| 久久97超碰色| 日韩福利电影在线观看| 亚洲综合小说图片| 亚洲视频综合在线| 中文字幕 久热精品 视频在线 | 欧美日韩二区三区| 成人理论电影网| 成人小视频免费观看| 狠狠狠色丁香婷婷综合久久五月| 一区二区三区免费网站| 中文字幕av在线一区二区三区| 欧美成人a在线| 久久无码av三级| 日韩视频国产视频| 欧美久久一区二区| 91蝌蚪porny成人天涯| 免费一区二区视频| 激情图片小说一区| 精品一区中文字幕| 亚洲一区欧美一区| 婷婷丁香久久五月婷婷| 午夜视频在线观看一区二区| 亚洲综合久久av| 亚洲国产中文字幕| 日韩成人一级片| 日本特黄久久久高潮| 舔着乳尖日韩一区| 日韩有码一区二区三区| 五月天婷婷综合| 国产黄色成人av| 成人一道本在线| 91丨九色丨蝌蚪富婆spa| 色综合中文字幕| 欧美人妇做爰xxxⅹ性高电影| 欧美综合久久久| 91精品在线一区二区| 91精品国产乱| 日韩精品一区二区在线| 国产欧美精品日韩区二区麻豆天美| 欧美国产亚洲另类动漫| 欧美国产激情一区二区三区蜜月 | 成人午夜短视频| 成人高清伦理免费影院在线观看| av爱爱亚洲一区| 日本精品视频一区二区| 在线不卡中文字幕播放| 欧美三区在线观看| 欧美激情一二三区| 亚洲自拍偷拍图区| 老司机午夜精品99久久| 国产乱子伦视频一区二区三区 | 高清beeg欧美| 欧美日韩黄视频| 久久婷婷色综合| 亚洲人成亚洲人成在线观看图片| 国产精品精品国产色婷婷|