亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cnt500.rpt

?? dds信號發生器
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                   e:\edashi\sin\cnt500.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/30/2006 21:12:41

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cnt500    EPF10K30ETC144-1 1      1      0    0         0  %    11       0  %

User Pins:                 1      1      0  



Project Information                                   e:\edashi\sin\cnt500.rpt

** FILE HIERARCHY **



|7490:9|
|7490:10|
|7490:11|


Device-Specific Information:                          e:\edashi\sin\cnt500.rpt
cnt500

***** Logic for device 'cnt500' compiled without errors.




Device: EPF10K30ETC144-1

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF

                                                                                         
                                                                                         
                R R R R R   R R R R   R R R R   R           R R R R R R R   R R R R R R  
                E E E E E   E E E E   E E E E   E           E E E E E E E   E E E E E E  
                S S S S S   S S S S   S S S S   S         V S S S S S S S   S S S S S S  
                E E E E E   E E E E V E E E E   E         C E E E E E E E V E E E E E E  
                R R R R R   R R R R C R R R R   R         C R R R R R R R C R R R R R R  
                V V V V V G V V V V C V V V V G V G G G G I V V V V V V V C V V V V V V  
                E E E E E N E E E E I E E E E N E N N N N N E E E E E E E I E E E E E E  
                D D D D D D D D D D O D D D D D D D D D D T D D D D D D D O D D D D D D  
              --------------------------------------------------------------------------_ 
             / 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110   |_ 
            /    143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109    | 
      #TCK |  1                                                                         108 | ^DATA0 
^CONF_DONE |  2                                                                         107 | ^DCLK 
     ^nCEO |  3                                                                         106 | ^nCE 
      #TDO |  4                                                                         105 | #TDI 
     VCCIO |  5                                                                         104 | GND 
    VCCINT |  6                                                                         103 | GND 
  RESERVED |  7                                                                         102 | RESERVED 
  RESERVED |  8                                                                         101 | RESERVED 
  RESERVED |  9                                                                         100 | RESERVED 
  RESERVED | 10                                                                          99 | RESERVED 
  RESERVED | 11                                                                          98 | RESERVED 
  RESERVED | 12                                                                          97 | RESERVED 
  RESERVED | 13                                                                          96 | RESERVED 
  RESERVED | 14                                                                          95 | RESERVED 
       GND | 15                                                                          94 | VCCIO 
       GND | 16                                                                          93 | VCCINT 
  RESERVED | 17                                                                          92 | RESERVED 
  RESERVED | 18                                                                          91 | RESERVED 
  RESERVED | 19                            EPF10K30ETC144-1                              90 | RESERVED 
  RESERVED | 20                                                                          89 | RESERVED 
  RESERVED | 21                                                                          88 | RESERVED 
  RESERVED | 22                                                                          87 | RESERVED 
  RESERVED | 23                                                                          86 | RESERVED 
     VCCIO | 24                                                                          85 | GND 
    VCCINT | 25                                                                          84 | GND 
  RESERVED | 26                                                                          83 | RESERVED 
  RESERVED | 27                                                                          82 | RESERVED 
  RESERVED | 28                                                                          81 | RESERVED 
  RESERVED | 29                                                                          80 | clk10k 
  RESERVED | 30                                                                          79 | RESERVED 
  RESERVED | 31                                                                          78 | RESERVED 
  RESERVED | 32                                                                          77 | ^MSEL0 
  RESERVED | 33                                                                          76 | ^MSEL1 
      #TMS | 34                                                                          75 | VCCINT 
  ^nSTATUS | 35                                                                          74 | ^nCONFIG 
  RESERVED | 36                                                                          73 | RESERVED 
           |      38  40  42  44  46  48  50  52  54  56  58  60  62  64  66  68  70  72  _| 
            \   37  39  41  43  45  47  49  51  53  55  57  59  61  63  65  67  69  71   | 
             \--------------------------------------------------------------------------- 
                R R R G R R R R V R R R R G R V V G c G G G R R V R R R R G R R R R V R  
                E E E N E E E E C E E E E N E C C N l N N N E E C E E E E N E E E E C E  
                S S S D S S S S C S S S S D S C C D k D D D S S C S S S S D S S S S C S  
                E E E   E E E E I E E E E   E I I   5       E E I E E E E   E E E E I E  
                R R R   R R R R O R R R R   R N N   m       R R O R R R R   R R R R O R  
                V V V   V V V V   V V V V   V T T           V V   V V V V   V V V V   V  
                E E E   E E E E   E E E E   E               E E   E E E E   E E E E   E  
                D D D   D D D D   D D D D   D               D D   D D D D   D D D D   D  
                                                                                         
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                          e:\edashi\sin\cnt500.rpt
cnt500

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
F1       6/ 8( 75%)   0/ 8(  0%)   1/ 8( 12%)    2/2    0/2       1/22(  4%)   
F9       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   
F17      4/ 8( 50%)   0/ 8(  0%)   1/ 8( 12%)    2/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             1/96     (  1%)
Total logic cells used:                         11/1728   (  0%)
Total embedded cells used:                       0/96     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 1.81/4    ( 45%)
Total fan-in:                                  20/6912    (  0%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     11
Total flipflops required:                       11
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/1728   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  13  14  15  16  17  18  EA  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      6   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   4   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     11/0  

Total:   6   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   4   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     11/0  



Device-Specific Information:                          e:\edashi\sin\cnt500.rpt
cnt500

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  55      -     -    -    --      INPUT  G          ^    0    0    0    0  clk5m


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                          e:\edashi\sin\cnt500.rpt
cnt500

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  80      -     -    F    --     OUTPUT                 0    1    0    0  clk10k


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable



?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国模少妇一区二区三区| 91丨porny丨最新| 亚洲日本丝袜连裤袜办公室| 制服丝袜中文字幕一区| 成人免费看的视频| 蜜桃久久久久久| 一区二区三区在线视频免费观看| 精品福利av导航| 欧美丝袜丝交足nylons图片| 国产999精品久久久久久绿帽| 午夜精品久久久久久久| 一区二区三区欧美亚洲| 欧美国产日韩a欧美在线观看 | 日本高清成人免费播放| 激情国产一区二区 | 伊人夜夜躁av伊人久久| 国产视频一区在线观看| 欧美一区二区大片| 欧美色涩在线第一页| 91色.com| eeuss鲁片一区二区三区在线观看 eeuss鲁片一区二区三区在线看 | 91亚洲精华国产精华精华液| 国产精品性做久久久久久| 美女视频黄久久| 免费在线欧美视频| 性欧美大战久久久久久久久| 一区二区三区在线播| 日韩一区在线看| 国产精品视频一二| 国产网站一区二区| 久久久亚洲精华液精华液精华液| 日韩欧美另类在线| 制服丝袜亚洲色图| 91精品国产色综合久久ai换脸 | av电影一区二区| 国产成人免费高清| 国产成人自拍网| 国产精品亚洲第一区在线暖暖韩国| 久久国产精品99久久久久久老狼| 乱中年女人伦av一区二区| 日韩和欧美的一区| 麻豆精品视频在线观看免费| 老司机精品视频线观看86| 另类小说综合欧美亚洲| 国产在线播放一区二区三区| 国产一区二区三区免费播放| 国产精品一区免费在线观看| 成人午夜在线免费| 91浏览器在线视频| 欧美日韩一区二区三区在线看| 欧美三级中文字| 日韩一卡二卡三卡国产欧美| 精品国产一区二区三区不卡| 久久先锋影音av鲁色资源| 国产欧美日本一区二区三区| 中文欧美字幕免费| 一区二区三区中文字幕在线观看| 亚洲va中文字幕| 久久国产精品99精品国产 | 8v天堂国产在线一区二区| 日韩精品一区二区三区视频 | 综合自拍亚洲综合图不卡区| 一级中文字幕一区二区| 美女性感视频久久| 国产精品亚洲成人| 91官网在线观看| 欧美一级免费大片| 国产亚洲精品aa| 一区二区三区在线视频观看58| 日韩黄色一级片| 高清在线不卡av| 在线视频国产一区| 精品入口麻豆88视频| 国产精品白丝在线| 亚洲成年人网站在线观看| 国产一区二区三区最好精华液| 欧美日韩美少妇| 国产精一品亚洲二区在线视频| 日精品一区二区| 国产一区二区电影| 91精品91久久久中77777| 91精品国产手机| 国产精品传媒视频| 免费看黄色91| 99re热视频精品| 欧美本精品男人aⅴ天堂| 中文字幕欧美一| 久久精品国产在热久久| 99久久综合色| 精品国产污网站| 亚洲自拍都市欧美小说| 国产一区日韩二区欧美三区| 欧洲av在线精品| 欧美国产欧美亚州国产日韩mv天天看完整| 亚洲一区二区三区四区在线| 国产精品一二三区在线| 欧美年轻男男videosbes| 国产精品丝袜在线| 久久99精品国产.久久久久久 | 亚洲精品视频一区| 久久精品国产在热久久| 欧美丝袜丝交足nylons| 国产精品久久久久天堂| 蜜臀av性久久久久蜜臀aⅴ| 在线免费观看日本欧美| 国产午夜精品理论片a级大结局| 日韩精品免费专区| 欧美伊人精品成人久久综合97| 欧美激情综合五月色丁香小说| 日本免费新一区视频| 在线亚洲一区观看| 中文字幕日韩欧美一区二区三区| 久久se这里有精品| 欧美久久久久久久久中文字幕| 亚洲色欲色欲www| 成人在线综合网站| 国产偷国产偷精品高清尤物| 理论电影国产精品| 欧美一区二区三区视频免费播放 | 奇米一区二区三区av| 欧美性猛片xxxx免费看久爱| 亚洲日穴在线视频| a级精品国产片在线观看| 日本一区二区免费在线| 精品夜夜嗨av一区二区三区| 欧美大片拔萝卜| 久久机这里只有精品| 精品欧美黑人一区二区三区| 奇米精品一区二区三区在线观看 | 精品一区二区日韩| 日韩一区二区电影网| 日本少妇一区二区| 欧美精三区欧美精三区| 天天色综合天天| 在线播放91灌醉迷j高跟美女| 亚洲国产精品久久不卡毛片| 欧美视频中文一区二区三区在线观看 | 欧美成人福利视频| 精品一区二区在线免费观看| 久久午夜电影网| 成人在线视频一区| 自拍偷拍亚洲综合| 在线观看不卡一区| 日韩专区欧美专区| 欧美成人女星排名| 国产一区二区三区美女| 欧美国产欧美综合| 色偷偷久久一区二区三区| 亚洲一区二区三区在线看| 欧美男女性生活在线直播观看| 日韩1区2区3区| 26uuu亚洲| 不卡的av在线| 亚洲国产精品嫩草影院| 日韩欧美一级精品久久| 国产精一区二区三区| 亚洲色欲色欲www在线观看| 欧美丝袜第三区| 久久国产精品第一页| 国产欧美日韩久久| 在线免费一区三区| 久久99九九99精品| 中文字幕一区二区三区不卡在线 | 亚洲色图制服诱惑| 欧美日韩激情在线| 国产在线看一区| 最新日韩av在线| 欧美精品视频www在线观看| 久草精品在线观看| 亚洲欧美激情视频在线观看一区二区三区 | 亚洲人成网站色在线观看| 欧美日韩一区二区三区在线看| 久久99国产精品免费网站| 国产精品女主播av| 欧美丰满一区二区免费视频| 国产一区二区精品久久99| 一区二区三区在线视频免费观看| 91精品国产91久久综合桃花| 豆国产96在线|亚洲| 亚洲国产精品人人做人人爽| 国产无一区二区| 欧美精品一二三四| 93久久精品日日躁夜夜躁欧美| 日本亚洲最大的色成网站www| 国产精品久久久久影院| 日韩一区二区不卡| 91高清视频在线| 岛国一区二区在线观看| 日韩精品91亚洲二区在线观看 | 欧美日韩亚洲丝袜制服| 丰满岳乱妇一区二区三区| 日韩精品五月天| 一区二区三区蜜桃| 国产日韩成人精品| 欧美一区二区三区婷婷月色| a亚洲天堂av| 国产中文一区二区三区| 日韩电影在线观看一区| 亚洲欧美日韩国产另类专区| 久久久国际精品|