亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? add128.rpt

?? dds信號發生器
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                    e:\edashi\am\add128.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/29/2006 20:04:54

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ADD128


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

add128    EP1K10TC100-1    8      8      0    0         0  %    8        1  %

User Pins:                 8      8      0  



Project Information                                    e:\edashi\am\add128.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Project Information                                    e:\edashi\am\add128.rpt

** FILE HIERARCHY **



|lpm_add_sub:17|
|lpm_add_sub:17|addcore:adder|
|lpm_add_sub:17|altshift:result_ext_latency_ffs|
|lpm_add_sub:17|altshift:carry_ext_latency_ffs|
|lpm_add_sub:17|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                           e:\edashi\am\add128.rpt
add128

***** Logic for device 'add128' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C         R R R R C R R R R R R A  
                T V V V V G V V I q q q G V V V V C V V V V V V T  
                C E E E E N E E N 4 4 4 N E E E E I E E E E E E A  
                K D D D D D D D T 3 5 2 D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | amout6 
    amout7 |  6                                                    70 | amout4 
       q47 |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | q46 
    amout1 |  9                                                    67 | VCCIO 
  RESERVED | 10                                                    66 | GND 
       GND | 11                                                    65 | amout0 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | amout3 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | amout5 
    amout2 | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V q q q G G R V R R R R R R  
                E E E E E E E E E C N C 4 4 4 N N E C E E E E E E  
                S S S S S S S S S C D C 0 4 1 D D S C S S S S S S  
                E E E E E E E E E I   _       _   E I E E E E E E  
                R R R R R R R R R N   C       C   R O R R R R R R  
                V V V V V V V V V T   K       K   V   V V V V V V  
                E E E E E E E E E     L       L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                           e:\edashi\am\add128.rpt
add128

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A5       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A10      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A21      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B11      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B12      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C4       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C16      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            10/60     ( 16%)
Total logic cells used:                          8/576    (  1%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                   8/2304    (  0%)

Total input pins required:                       8
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      8
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   1   0   0   0   0   1   0   0   0   0   0   0   0   1   0   0   0   1   0   0   0      4/0  
 B:      0   0   0   0   0   0   0   0   0   0   1   1   0   0   0   0   0   0   0   0   0   0   0   0   0      2/0  
 C:      0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   0      2/0  

Total:   0   0   0   1   1   0   0   0   0   1   1   1   0   0   0   0   1   1   0   0   0   1   0   0   0      8/0  



Device-Specific Information:                           e:\edashi\am\add128.rpt
add128

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  38      -     -    -    --      INPUT             ^    0    0    0    1  q40
  40      -     -    -    --      INPUT             ^    0    0    0    1  q41
  89      -     -    -    --      INPUT             ^    0    0    0    1  q42
  91      -     -    -    --      INPUT             ^    0    0    0    1  q43
  39      -     -    -    --      INPUT             ^    0    0    0    1  q44
  90      -     -    -    --      INPUT             ^    0    0    0    1  q45
  68      -     -    A    --      INPUT             ^    0    0    0    1  q46
   7      -     -    A    --      INPUT             ^    0    0    0    1  q47


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                           e:\edashi\am\add128.rpt
add128

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  65      -     -    B    --     OUTPUT                 0    1    0    0  amout0
   9      -     -    A    --     OUTPUT                 0    1    0    0  amout1
  20      -     -    C    --     OUTPUT                 0    1    0    0  amout2
  61      -     -    B    --     OUTPUT                 0    1    0    0  amout3
  70      -     -    A    --     OUTPUT                 0    1    0    0  amout4
  57      -     -    C    --     OUTPUT                 0    1    0    0  amout5
  71      -     -    A    --     OUTPUT                 0    1    0    0  amout6
   6      -     -    A    --     OUTPUT                 0    1    0    0  amout7


Code:

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人永久aaa| 成人av免费在线| 五月婷婷综合激情| 亚洲最快最全在线视频| 亚洲影视在线观看| 亚洲图片欧美视频| 男人的j进女人的j一区| 九九热在线视频观看这里只有精品| 蜜臀av亚洲一区中文字幕| 激情亚洲综合在线| 国产丶欧美丶日本不卡视频| 国产成人精品免费一区二区| av亚洲产国偷v产偷v自拍| 色婷婷国产精品| 日韩一区二区三区在线视频| 26uuuu精品一区二区| 国产亚洲一区字幕| 亚洲视频图片小说| 日日摸夜夜添夜夜添国产精品 | 欧美亚洲丝袜传媒另类| 色婷婷久久久久swag精品| 91精选在线观看| 日本一区二区三区免费乱视频| 中文字幕精品三区| 亚洲在线一区二区三区| 久久99精品久久只有精品| 成人国产在线观看| 69精品人人人人| 国产欧美日韩视频在线观看| 亚洲精品高清在线| 国产曰批免费观看久久久| 成人免费视频caoporn| 欧美精品第一页| 欧美国产日韩a欧美在线观看| 亚洲日本在线天堂| 久久99久久久久久久久久久| a美女胸又www黄视频久久| 欧美一区永久视频免费观看| 国产精品久久久久永久免费观看 | 丝袜美腿高跟呻吟高潮一区| 国产成人综合亚洲网站| 欧美精品v国产精品v日韩精品 | 欧美mv日韩mv国产网站| 亚洲综合免费观看高清完整版在线 | 欧美日本一道本在线视频| 日本一区二区免费在线观看视频| 亚洲成人免费视频| bt欧美亚洲午夜电影天堂| 欧美va日韩va| 天堂精品中文字幕在线| 91浏览器入口在线观看| 国产亚洲一区二区在线观看| 免播放器亚洲一区| 2022国产精品视频| 日韩成人av影视| 在线观看91视频| 亚洲欧美视频在线观看视频| 粉嫩av亚洲一区二区图片| 久久久久久久久久久电影| 蜜臀久久99精品久久久画质超高清| 色婷婷综合久久久中文一区二区| 久久久久国产精品免费免费搜索| 看国产成人h片视频| 欧美一区二区女人| 视频在线观看91| 欧美疯狂性受xxxxx喷水图片| 一二三四区精品视频| 在线视频一区二区三区| 亚洲精品久久7777| 欧美视频在线观看一区| 一区二区三区毛片| 欧美日韩一区小说| 日韩在线一二三区| 欧美一区二区在线看| 麻豆国产精品官网| 久久一区二区视频| 国产成人精品免费在线| 国产精品二三区| 91麻豆精品秘密| 亚洲一区在线电影| 欧美一级夜夜爽| 国产一区视频网站| 中文字幕精品一区| 在线中文字幕一区二区| 亚洲高清不卡在线| 精品久久久久久久久久久久包黑料 | 青青草97国产精品免费观看| 日韩一区二区免费在线电影| 青青草国产成人av片免费 | 成人精品一区二区三区中文字幕| 国产精品五月天| 欧美综合一区二区| 麻豆精品一二三| 亚洲va国产天堂va久久en| 日韩一二三区视频| 成人性生交大片免费看中文| 一区二区三区高清在线| 精品国产一区二区三区久久影院| 久久成人精品无人区| 国产精品二三区| 日韩一级精品视频在线观看| 国产.欧美.日韩| 五月婷婷久久丁香| 中文字幕乱码日本亚洲一区二区| 在线视频你懂得一区二区三区| 蜜桃一区二区三区四区| 最新不卡av在线| 欧美成va人片在线观看| 91色视频在线| 免费成人av在线播放| 亚洲三级理论片| 精品国产亚洲一区二区三区在线观看| 成人免费黄色在线| 另类小说一区二区三区| 亚洲伦理在线免费看| 久久久精品免费网站| 欧美日韩一区二区三区高清| 国产成人精品一区二区三区网站观看| 又紧又大又爽精品一区二区| 久久婷婷久久一区二区三区| 欧美视频一区在线观看| 成人毛片在线观看| 国产一区二区三区精品欧美日韩一区二区三区 | 色婷婷亚洲婷婷| 国产精品系列在线播放| 麻豆传媒一区二区三区| 亚洲综合在线五月| 国产精品国产自产拍在线| 一区二区三区四区不卡在线| 国产午夜精品一区二区三区四区| 欧美日本国产一区| 在线视频国内一区二区| 99这里只有精品| 国产传媒日韩欧美成人| 久久超级碰视频| 欧美aⅴ一区二区三区视频| 亚洲成a人片综合在线| 亚洲综合成人在线| 一区二区三区在线看| 日韩美女久久久| 中文字幕一区二区三区四区| 久久精品视频网| 精品国产伦一区二区三区观看方式 | 欧美精品久久一区| 欧美日韩中文字幕一区| 91福利社在线观看| 色94色欧美sute亚洲13| 91麻豆蜜桃一区二区三区| 91色在线porny| 色中色一区二区| 色国产综合视频| 欧美在线|欧美| 91麻豆精品91久久久久同性| 91精品国产一区二区人妖| 91精品国产美女浴室洗澡无遮挡| 在线综合+亚洲+欧美中文字幕| 欧美精品久久久久久久多人混战 | 成人高清免费观看| 国产成人自拍网| 99久久久久久| 91久久线看在观草草青青| 欧美亚洲自拍偷拍| 欧美一区二区福利在线| 精品国产成人在线影院| 国产欧美精品国产国产专区| 国产精品久久久久aaaa| 亚洲欧美日韩人成在线播放| 亚洲一区二三区| 美女一区二区三区在线观看| 国内久久精品视频| av在线播放不卡| 欧美伦理影视网| 精品少妇一区二区三区| 欧美韩日一区二区三区四区| 一区二区不卡在线播放| 精品午夜一区二区三区在线观看 | 欧美日韩日日夜夜| 精品sm捆绑视频| 日韩理论电影院| 日韩成人免费看| 不卡的av在线| 日韩午夜av电影| 国产精品国产自产拍高清av王其| 亚洲一区二区三区四区在线观看| 日本va欧美va欧美va精品| 成人午夜视频在线| 欧美肥妇bbw| 国产精品久久久久久久久动漫| 亚洲一区二区三区四区五区中文 | 国产亚洲va综合人人澡精品 | 欧美一级在线免费| 国产精品免费丝袜| 日韩精品乱码av一区二区| 成人污视频在线观看| 777亚洲妇女| 一区二区三区在线视频免费观看| 久久国产福利国产秒拍| 欧美影片第一页| 最新日韩在线视频| 国产一区二区影院|