亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? control.rpt

?? dds信號發生器
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                  e:\edashi\sin\control.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/30/2006 13:28:06

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CONTROL


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

control   EP1K10TC100-1    19     8      0    0         0  %    16       2  %

User Pins:                 19     8      0  



Project Information                                  e:\edashi\sin\control.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Device-Specific Information:                         e:\edashi\sin\control.rpt
control

***** Logic for device 'control' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E       c   E E E E   E E E E E E    
                  S S S S   S S V     o   S S S S   S S S S S S ^  
                  E E E E   E E C f f d   E E E E V E E E E E E D  
                # R R R R   R R C o o e   R R R R C R R R R R R A  
                T V V V V G V V I u u o G V V V V C V V V V V V T  
                C E E E E N E E N t t u N E E E E I E E E E E E A  
                K D D D D D D D T 0 1 t D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
     fout4 |  5                                                    71 | fout5 
     dout7 |  6                                                    70 | am5 
     fout6 |  7                                                    69 | am6 
     dout5 |  8                                                    68 | am4 
     fout7 |  9                                                    67 | VCCIO 
     dout6 | 10                                                    66 | GND 
       GND | 11                                                    65 | dout2 
    VCCINT | 12                                                    64 | dout0 
       am3 | 13                   EP1K10TC100-1                    63 | dout3 
       am1 | 14                                                    62 | dout1 
     fout2 | 15                                                    61 | fout3 
       am2 | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                a R R d R R R R R V G V q a q G G R V R R R R R R  
                m E E o E E E E E C N C 1 m 0 N N E C E E E E E E  
                7 S S u S S S S S C D C   0   D D S C S S S S S S  
                  E E t E E E E E I   _       _   E I E E E E E E  
                  R R 4 R R R R R N   C       C   R O R R R R R R  
                  V V   V V V V V T   K       K   V   V V V V V V  
                  E E   E E E E E     L       L   E   E E E E E E  
                  D D   D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                         e:\edashi\sin\control.rpt
control

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A19      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    0/2    0/2      11/22( 50%)   
B10      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2      11/22( 50%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            21/60     ( 35%)
Total logic cells used:                         16/576    (  2%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 4.00/4    (100%)
Total fan-in:                                  64/2304    (  2%)

Total input pins required:                      19
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     16
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0      8/0  
 B:      0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0     16/0  



Device-Specific Information:                         e:\edashi\sin\control.rpt
control

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT             ^    0    0    0    1  am0
  14      -     -    B    --      INPUT             ^    0    0    0    1  am1
  16      -     -    B    --      INPUT             ^    0    0    0    1  am2
  13      -     -    B    --      INPUT             ^    0    0    0    1  am3
  68      -     -    A    --      INPUT             ^    0    0    0    1  am4
  70      -     -    A    --      INPUT             ^    0    0    0    1  am5
  69      -     -    A    --      INPUT             ^    0    0    0    1  am6
  26      -     -    -    23      INPUT             ^    0    0    0    1  am7
  89      -     -    -    --      INPUT             ^    0    0    0    8  codeout
  91      -     -    -    --      INPUT             ^    0    0    0    1  fout0
  90      -     -    -    --      INPUT             ^    0    0    0    1  fout1
  15      -     -    B    --      INPUT             ^    0    0    0    1  fout2
  61      -     -    B    --      INPUT             ^    0    0    0    1  fout3
   5      -     -    A    --      INPUT             ^    0    0    0    1  fout4
  71      -     -    A    --      INPUT             ^    0    0    0    1  fout5
   7      -     -    A    --      INPUT             ^    0    0    0    1  fout6
   9      -     -    A    --      INPUT             ^    0    0    0    1  fout7
  40      -     -    -    --      INPUT             ^    0    0    0   16  q0
  38      -     -    -    --      INPUT             ^    0    0    0   16  q1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         e:\edashi\sin\control.rpt
control

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  64      -     -    B    --     OUTPUT                 0    1    0    0  dout0
  62      -     -    B    --     OUTPUT                 0    1    0    0  dout1
  65      -     -    B    --     OUTPUT                 0    1    0    0  dout2
  63      -     -    B    --     OUTPUT                 0    1    0    0  dout3
  29      -     -    -    19     OUTPUT                 0    1    0    0  dout4
   8      -     -    A    --     OUTPUT                 0    1    0    0  dout5
  10      -     -    A    --     OUTPUT                 0    1    0    0  dout6
   6      -     -    A    --     OUTPUT                 0    1    0    0  dout7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         e:\edashi\sin\control.rpt
control

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      7     -    A    19        OR2    s           4    0    0    1  ~282~1
   -      2     -    A    19        OR2                3    1    1    0  :282
   -      6     -    A    19        OR2    s           4    0    0    1  ~297~1
   -      8     -    A    19        OR2                3    1    1    0  :297
   -      4     -    A    19        OR2    s           4    0    0    1  ~312~1
   -      5     -    A    19        OR2                3    1    1    0  :312
   -      3     -    A    19        OR2    s           4    0    0    1  ~327~1
   -      1     -    A    19        OR2                3    1    1    0  :327
   -      8     -    B    10        OR2    s           4    0    0    1  ~342~1
   -      3     -    B    10        OR2                3    1    1    0  :342
   -      7     -    B    10        OR2    s           4    0    0    1  ~357~1
   -      1     -    B    10        OR2                3    1    1    0  :357
   -      5     -    B    10        OR2    s           4    0    0    1  ~372~1
   -      6     -    B    10        OR2                3    1    1    0  :372
   -      4     -    B    10        OR2    s           4    0    0    1  ~387~1
   -      2     -    B    10        OR2                3    1    1    0  :387


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
p = Packed register


Device-Specific Information:                         e:\edashi\sin\control.rpt
control

** FASTTRACK INTERCONNECT UTILIZATION **

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
26uuu亚洲| 欧美在线你懂得| 亚洲一二三四在线观看| 国产免费成人在线视频| 2014亚洲片线观看视频免费| 日韩亚洲欧美中文三级| 666欧美在线视频| 欧美日本国产视频| 欧美日本国产视频| 欧美www视频| 日本一区二区视频在线| 亚洲欧美日韩在线不卡| 亚洲激情综合网| 亚洲国产成人tv| 韩国成人福利片在线播放| 国产成人高清在线| 欧美三级在线播放| 日韩欧美成人一区| 中文一区一区三区高中清不卡| 国产精品久久久久久久久免费丝袜 | 亚洲男人的天堂网| 天天综合天天综合色| 日本sm残虐另类| 国产一区二区三区免费观看| 成人av资源在线观看| 欧美性大战久久久久久久| 337p亚洲精品色噜噜噜| 久久久久久一二三区| 亚洲欧美日韩国产中文在线| 奇米777欧美一区二区| 成人精品一区二区三区中文字幕| 欧美亚洲综合另类| 久久免费偷拍视频| 亚洲午夜一区二区三区| 极品尤物av久久免费看| 欧美伊人久久久久久久久影院 | 国产suv精品一区二区三区| 色爱区综合激月婷婷| 日本网站在线观看一区二区三区| 日韩免费电影一区| 久久精品人人做人人爽97| 伊人婷婷欧美激情| 国产麻豆精品theporn| 91女神在线视频| 26uuu精品一区二区三区四区在线| 国产精品久久影院| 国内精品免费**视频| 欧美色视频在线观看| 欧美日韩精品一区视频| 91精品在线麻豆| 亚洲三级电影网站| 国产一区二区看久久| 7777精品伊人久久久大香线蕉的| 国产清纯美女被跳蛋高潮一区二区久久w | 欧美猛男gaygay网站| 久久精品视频一区二区| 免费观看久久久4p| 欧美中文字幕不卡| 亚洲日韩欧美一区二区在线| 国产在线精品一区二区三区不卡| 宅男噜噜噜66一区二区66| 亚洲女同一区二区| 91免费视频大全| 国产精品国产精品国产专区不蜜| 国产福利精品一区二区| 欧美tickling挠脚心丨vk| 免费一级片91| 欧美一级高清片在线观看| 午夜久久久久久电影| 欧美日韩久久久一区| 亚洲国产视频a| 欧美羞羞免费网站| 亚洲国产精品麻豆| 欧美人xxxx| 日韩国产欧美三级| 51久久夜色精品国产麻豆| 免费成人在线影院| 精品国产成人在线影院| 美腿丝袜亚洲色图| 欧美一区二区三区公司| 麻豆一区二区三| 欧美精品一区二| 成人av电影免费观看| 亚洲色大成网站www久久九九| 一本色道综合亚洲| 日日摸夜夜添夜夜添亚洲女人| 欧美精品黑人性xxxx| 久久99精品国产麻豆婷婷洗澡| 久久久天堂av| 97精品超碰一区二区三区| 一区二区三区国产精华| 欧美肥妇bbw| 国产东北露脸精品视频| 亚洲日本在线看| 91精品国产综合久久精品性色| 国产在线精品免费av| 中文字幕色av一区二区三区| 在线亚洲欧美专区二区| 蜜臀av一区二区在线免费观看| 久久蜜桃香蕉精品一区二区三区| 不卡的av在线播放| 日韩和欧美一区二区三区| 国产日韩亚洲欧美综合| 色婷婷综合五月| 精品一区二区影视| 亚洲美女免费视频| 精品人在线二区三区| 99久久婷婷国产精品综合| 青娱乐精品视频| 亚洲婷婷综合色高清在线| 3atv一区二区三区| 白白色亚洲国产精品| 日本亚洲三级在线| 国产精品久久久久毛片软件| 欧美一区二区精美| 色综合天天综合| 国产精品亚洲第一区在线暖暖韩国| 亚洲日本中文字幕区| 精品国产凹凸成av人导航| 欧美写真视频网站| 国产精品一二三四五| 青青草国产精品亚洲专区无| 亚洲日本在线观看| 国产欧美一区二区精品性| 欧美一级二级三级乱码| 欧美中文字幕不卡| 色网综合在线观看| 国产精品一区久久久久| 蜜桃在线一区二区三区| 亚洲一区二区三区不卡国产欧美| 国产欧美日韩不卡| www国产成人| 精品理论电影在线观看| 欧美精品视频www在线观看| 在线精品视频免费播放| 91在线精品一区二区| 成人午夜电影小说| 国产精品一品二品| 国产麻豆精品久久一二三| 看电视剧不卡顿的网站| 日韩 欧美一区二区三区| 亚洲一级二级在线| 亚洲妇熟xx妇色黄| 亚洲精品国产成人久久av盗摄 | 久久99精品久久只有精品| 亚洲国产视频一区二区| 亚洲一区二区3| 亚洲福利一二三区| 亚洲成人一区二区在线观看| 亚洲精品你懂的| 一区二区三区蜜桃| 亚洲成人第一页| 石原莉奈在线亚洲二区| 婷婷国产v国产偷v亚洲高清| 水野朝阳av一区二区三区| 亚洲综合丁香婷婷六月香| 亚洲综合成人在线视频| 日韩精品国产欧美| 美女一区二区在线观看| 国产一区二区成人久久免费影院 | 成人激情小说网站| 成人黄色片在线观看| proumb性欧美在线观看| 91网站在线播放| 色偷偷久久一区二区三区| 91成人免费电影| 91精品久久久久久久99蜜桃| 日韩精品最新网址| 国产午夜精品一区二区三区视频 | 韩国女主播一区| 国产69精品久久久久777| av高清久久久| 欧美日韩一区成人| 精品人在线二区三区| 国产精品视频一二| 一区二区三区中文在线| 亚洲国产cao| 国产精品99久久久久久似苏梦涵 | 欧美国产视频在线| 日韩一区在线播放| 亚洲成在线观看| 黑人精品欧美一区二区蜜桃 | 91精品婷婷国产综合久久性色 | 日韩一区精品字幕| 国产成人免费视频一区| 欧美性一区二区| 日韩精品中文字幕在线一区| 中文字幕中文字幕在线一区| 亚洲国产精品视频| 国产91丝袜在线播放| 欧美日本一区二区在线观看| 久久久五月婷婷| 午夜精品久久久久| av不卡免费电影| 久久一区二区视频| 亚洲夂夂婷婷色拍ww47| 国产自产2019最新不卡| 精品视频一区三区九区| 国产精品理论片| 蜜臀av性久久久久蜜臀aⅴ流畅|