亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? control.rpt

?? dds信號(hào)發(fā)生器
?? RPT
?? 第 1 頁 / 共 2 頁
字號(hào):
Project Information                                  e:\edashi\sin\control.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/30/2006 13:28:06

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CONTROL


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

control   EP1K10TC100-1    19     8      0    0         0  %    16       2  %

User Pins:                 19     8      0  



Project Information                                  e:\edashi\sin\control.rpt

** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Device-Specific Information:                         e:\edashi\sin\control.rpt
control

***** Logic for device 'control' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E       c   E E E E   E E E E E E    
                  S S S S   S S V     o   S S S S   S S S S S S ^  
                  E E E E   E E C f f d   E E E E V E E E E E E D  
                # R R R R   R R C o o e   R R R R C R R R R R R A  
                T V V V V G V V I u u o G V V V V C V V V V V V T  
                C E E E E N E E N t t u N E E E E I E E E E E E A  
                K D D D D D D D T 0 1 t D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
     fout4 |  5                                                    71 | fout5 
     dout7 |  6                                                    70 | am5 
     fout6 |  7                                                    69 | am6 
     dout5 |  8                                                    68 | am4 
     fout7 |  9                                                    67 | VCCIO 
     dout6 | 10                                                    66 | GND 
       GND | 11                                                    65 | dout2 
    VCCINT | 12                                                    64 | dout0 
       am3 | 13                   EP1K10TC100-1                    63 | dout3 
       am1 | 14                                                    62 | dout1 
     fout2 | 15                                                    61 | fout3 
       am2 | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                a R R d R R R R R V G V q a q G G R V R R R R R R  
                m E E o E E E E E C N C 1 m 0 N N E C E E E E E E  
                7 S S u S S S S S C D C   0   D D S C S S S S S S  
                  E E t E E E E E I   _       _   E I E E E E E E  
                  R R 4 R R R R R N   C       C   R O R R R R R R  
                  V V   V V V V V T   K       K   V   V V V V V V  
                  E E   E E E E E     L       L   E   E E E E E E  
                  D D   D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                         e:\edashi\sin\control.rpt
control

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A19      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    0/2    0/2      11/22( 50%)   
B10      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2      11/22( 50%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            21/60     ( 35%)
Total logic cells used:                         16/576    (  2%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 4.00/4    (100%)
Total fan-in:                                  64/2304    (  2%)

Total input pins required:                      19
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     16
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0      8/0  
 B:      0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0     16/0  



Device-Specific Information:                         e:\edashi\sin\control.rpt
control

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT             ^    0    0    0    1  am0
  14      -     -    B    --      INPUT             ^    0    0    0    1  am1
  16      -     -    B    --      INPUT             ^    0    0    0    1  am2
  13      -     -    B    --      INPUT             ^    0    0    0    1  am3
  68      -     -    A    --      INPUT             ^    0    0    0    1  am4
  70      -     -    A    --      INPUT             ^    0    0    0    1  am5
  69      -     -    A    --      INPUT             ^    0    0    0    1  am6
  26      -     -    -    23      INPUT             ^    0    0    0    1  am7
  89      -     -    -    --      INPUT             ^    0    0    0    8  codeout
  91      -     -    -    --      INPUT             ^    0    0    0    1  fout0
  90      -     -    -    --      INPUT             ^    0    0    0    1  fout1
  15      -     -    B    --      INPUT             ^    0    0    0    1  fout2
  61      -     -    B    --      INPUT             ^    0    0    0    1  fout3
   5      -     -    A    --      INPUT             ^    0    0    0    1  fout4
  71      -     -    A    --      INPUT             ^    0    0    0    1  fout5
   7      -     -    A    --      INPUT             ^    0    0    0    1  fout6
   9      -     -    A    --      INPUT             ^    0    0    0    1  fout7
  40      -     -    -    --      INPUT             ^    0    0    0   16  q0
  38      -     -    -    --      INPUT             ^    0    0    0   16  q1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         e:\edashi\sin\control.rpt
control

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  64      -     -    B    --     OUTPUT                 0    1    0    0  dout0
  62      -     -    B    --     OUTPUT                 0    1    0    0  dout1
  65      -     -    B    --     OUTPUT                 0    1    0    0  dout2
  63      -     -    B    --     OUTPUT                 0    1    0    0  dout3
  29      -     -    -    19     OUTPUT                 0    1    0    0  dout4
   8      -     -    A    --     OUTPUT                 0    1    0    0  dout5
  10      -     -    A    --     OUTPUT                 0    1    0    0  dout6
   6      -     -    A    --     OUTPUT                 0    1    0    0  dout7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         e:\edashi\sin\control.rpt
control

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      7     -    A    19        OR2    s           4    0    0    1  ~282~1
   -      2     -    A    19        OR2                3    1    1    0  :282
   -      6     -    A    19        OR2    s           4    0    0    1  ~297~1
   -      8     -    A    19        OR2                3    1    1    0  :297
   -      4     -    A    19        OR2    s           4    0    0    1  ~312~1
   -      5     -    A    19        OR2                3    1    1    0  :312
   -      3     -    A    19        OR2    s           4    0    0    1  ~327~1
   -      1     -    A    19        OR2                3    1    1    0  :327
   -      8     -    B    10        OR2    s           4    0    0    1  ~342~1
   -      3     -    B    10        OR2                3    1    1    0  :342
   -      7     -    B    10        OR2    s           4    0    0    1  ~357~1
   -      1     -    B    10        OR2                3    1    1    0  :357
   -      5     -    B    10        OR2    s           4    0    0    1  ~372~1
   -      6     -    B    10        OR2                3    1    1    0  :372
   -      4     -    B    10        OR2    s           4    0    0    1  ~387~1
   -      2     -    B    10        OR2                3    1    1    0  :387


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
p = Packed register


Device-Specific Information:                         e:\edashi\sin\control.rpt
control

** FASTTRACK INTERCONNECT UTILIZATION **

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产亚洲一区二区三区| 欧美老年两性高潮| 在线视频综合导航| www国产精品av| 亚洲美女免费在线| 国产福利一区二区| 91麻豆精品国产综合久久久久久 | 91麻豆精品在线观看| thepron国产精品| 欧美久久久久久蜜桃| 国产精品毛片久久久久久| 精久久久久久久久久久| 欧美日韩精品二区第二页| 亚洲丝袜美腿综合| 国产高清不卡二三区| 欧美成va人片在线观看| 丝袜诱惑亚洲看片| 精品日韩99亚洲| 亚洲国产精品一区二区www| 国产91精品精华液一区二区三区 | 日韩**一区毛片| 色香蕉成人二区免费| 中文字幕不卡三区| 国产成人免费在线| 精品亚洲成a人在线观看| 欧美综合一区二区三区| 中文字幕在线一区免费| 国产精品伊人色| 久久伊99综合婷婷久久伊| 日韩精品乱码av一区二区| 欧美日韩一区成人| 亚洲国产欧美一区二区三区丁香婷| 91亚洲精品久久久蜜桃网站 | 欧美日韩www| 亚洲影院理伦片| 欧美视频在线观看一区二区| 一区二区三区91| 91久久香蕉国产日韩欧美9色| 国产精品高潮呻吟久久| av中文字幕亚洲| 亚洲男女毛片无遮挡| 欧美在线观看一区| 亚洲激情五月婷婷| 欧美猛男gaygay网站| 蜜臀va亚洲va欧美va天堂| 美女脱光内衣内裤视频久久网站| 欧美日韩一二三| 亚洲成av人片| 欧美一卡2卡三卡4卡5免费| 奇米色一区二区| 2017欧美狠狠色| 成人黄色小视频| 中文字幕一区二区三区蜜月| 欧洲精品视频在线观看| 亚洲午夜日本在线观看| 欧美一区二区在线免费播放| 美国精品在线观看| 中文字幕第一区第二区| 91久久精品一区二区二区| 午夜精品福利一区二区蜜股av| 日韩欧美国产不卡| 国产东北露脸精品视频| 国产精品精品国产色婷婷| 欧美日韩卡一卡二| 激情偷乱视频一区二区三区| 婷婷综合久久一区二区三区| 欧美电影免费观看高清完整版在线观看| 性欧美疯狂xxxxbbbb| 色综合久久久久久久久| 日本一不卡视频| 欧美高清一级片在线观看| 在线观看成人小视频| 青青青爽久久午夜综合久久午夜| 中文成人综合网| 欧美猛男男办公室激情| 成人动漫一区二区在线| 免费在线观看一区| 中文字幕一区二区三中文字幕| 91精品在线免费观看| 成人午夜伦理影院| 亚洲午夜精品在线| 国产亚洲精品资源在线26u| 欧美一a一片一级一片| 大陆成人av片| 日韩av一区二区三区四区| 中文字幕一区二区三区四区不卡| 日韩午夜中文字幕| 在线看国产日韩| 成人午夜在线免费| 全国精品久久少妇| 亚洲国产日产av| 日韩美女精品在线| 亚洲欧美经典视频| 久久伊99综合婷婷久久伊| 91精品国产综合久久久久久久久久 | 秋霞成人午夜伦在线观看| 亚洲品质自拍视频| 中文字幕免费在线观看视频一区| 欧美一区二区私人影院日本| 欧美中文字幕一区二区三区| 不卡一区二区三区四区| 国产激情精品久久久第一区二区| 秋霞影院一区二区| 丝袜美腿成人在线| 日韩av电影一区| 无码av中文一区二区三区桃花岛| 一区二区久久久久| 一区二区三区不卡视频| 亚洲影院久久精品| 亚洲第一二三四区| 亚洲小说春色综合另类电影| 亚洲小少妇裸体bbw| 亚洲高清免费一级二级三级| 亚洲午夜在线视频| 亚洲成人你懂的| 亚洲成人精品在线观看| 亚洲福中文字幕伊人影院| 亚洲不卡在线观看| 丝袜诱惑亚洲看片| 久久精品理论片| 精品一区二区综合| 国产成a人无v码亚洲福利| 国产大片一区二区| 成人国产精品免费观看动漫| 成人v精品蜜桃久久一区| 99国产精品国产精品毛片| 99热国产精品| 欧美特级限制片免费在线观看| 欧美日韩国产一区二区三区地区| 欧美三级视频在线观看| 91精品欧美久久久久久动漫 | 欧美在线观看视频一区二区三区| 欧美调教femdomvk| 日韩一区二区在线免费观看| 久久精品男人天堂av| 国产精品乱人伦中文| 亚洲一区在线视频| 久久99精品久久久久久久久久久久| 韩国理伦片一区二区三区在线播放| 国产精品99久久久| 日本电影欧美片| 精品国精品国产| 国产精品毛片大码女人| 午夜国产精品影院在线观看| 国产一区三区三区| 91日韩在线专区| 欧美一三区三区四区免费在线看 | 福利电影一区二区三区| 91亚洲精品久久久蜜桃网站| 91麻豆精品国产91久久久资源速度 | 国产91在线观看丝袜| 91麻豆国产自产在线观看| 91精品国产综合久久精品图片| 精品嫩草影院久久| 一区二区三区91| 国产一区 二区 三区一级| 色诱视频网站一区| 亚洲精品一区二区在线观看| 亚洲精品写真福利| 狠狠久久亚洲欧美| 日本韩国欧美一区二区三区| 2欧美一区二区三区在线观看视频| 国产精品免费人成网站| 蜜臀99久久精品久久久久久软件 | 国产一区二区三区蝌蚪| 色婷婷综合久久久中文字幕| 日韩精品一区二区三区在线播放 | 国产精品欧美经典| 老司机精品视频导航| 欧美怡红院视频| 亚洲特黄一级片| 国产老妇另类xxxxx| 欧美肥胖老妇做爰| 亚洲综合色网站| 9l国产精品久久久久麻豆| 久久久久久影视| 日本va欧美va精品发布| 色婷婷av一区二区| 国产精品久久一卡二卡| 国产在线乱码一区二区三区| 欧美猛男男办公室激情| 一级特黄大欧美久久久| caoporn国产精品| 久久色.com| 韩国在线一区二区| 精品久久久久一区二区国产| 免费av网站大全久久| 制服丝袜中文字幕一区| 亚洲午夜在线观看视频在线| 91黄色小视频| 亚洲免费在线看| 色婷婷综合久久| 一区二区三区日韩精品| 91免费视频网| 亚洲欧洲国产日韩| 99国产精品一区| 一区二区三区精品在线观看| 色综合视频在线观看| 亚洲男人电影天堂| 欧美视频一区二区三区在线观看|