亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? div256.rpt

?? dds信號(hào)發(fā)生器
?? RPT
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
Project Information                                    e:\edashi\am\div256.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/29/2006 19:44:10

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DIV256


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

div256    EP1K10TC100-1    8      8      0    0         0  %    8        1  %

User Pins:                 8      8      0  



Project Information                                    e:\edashi\am\div256.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored unnecessary INPUT pin 'q37'
Warning: Ignored unnecessary INPUT pin 'q36'
Warning: Ignored unnecessary INPUT pin 'q35'
Warning: Ignored unnecessary INPUT pin 'q34'
Warning: Ignored unnecessary INPUT pin 'q33'
Warning: Ignored unnecessary INPUT pin 'q32'
Warning: Ignored unnecessary INPUT pin 'q31'
Warning: Ignored unnecessary INPUT pin 'q30'


** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Device-Specific Information:                           e:\edashi\am\div256.rpt
div256

***** Logic for device 'div256' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C q q q   R R R R C R R R R R R A  
                T V V V V G V V I 3 3 3 G V V V V C V V V V V V T  
                C E E E E N E E N 1 1 1 N E E E E I E E E E E E A  
                K D D D D D D D T 1 3 0 D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | q3out6 
    q3out7 |  6                                                    70 | q3out4 
      q315 |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | q314 
    q3out1 |  9                                                    67 | VCCIO 
  RESERVED | 10                                                    66 | GND 
       GND | 11                                                    65 | q3out0 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | q3out3 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | q3out5 
    q3out2 | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V q q q G G R V R R R R R R  
                E E E E E E E E E C N C 3 3 3 N N E C E E E E E E  
                S S S S S S S S S C D C 8 1 9 D D S C S S S S S S  
                E E E E E E E E E I   _   2   _   E I E E E E E E  
                R R R R R R R R R N   C       C   R O R R R R R R  
                V V V V V V V V V T   K       K   V   V V V V V V  
                E E E E E E E E E     L       L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                           e:\edashi\am\div256.rpt
div256

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A5       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A10      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A21      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B11      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B12      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C4       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C16      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            10/60     ( 16%)
Total logic cells used:                          8/576    (  1%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                   8/2304    (  0%)

Total input pins required:                       8
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      8
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   1   0   0   0   0   1   0   0   0   0   0   0   0   1   0   0   0   1   0   0   0      4/0  
 B:      0   0   0   0   0   0   0   0   0   0   1   1   0   0   0   0   0   0   0   0   0   0   0   0   0      2/0  
 C:      0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   0      2/0  

Total:   0   0   0   1   1   0   0   0   0   1   1   1   0   0   0   0   1   1   0   0   0   1   0   0   0      8/0  



Device-Specific Information:                           e:\edashi\am\div256.rpt
div256

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  38      -     -    -    --      INPUT             ^    0    0    0    1  q38
  40      -     -    -    --      INPUT             ^    0    0    0    1  q39
  89      -     -    -    --      INPUT             ^    0    0    0    1  q310
  91      -     -    -    --      INPUT             ^    0    0    0    1  q311
  39      -     -    -    --      INPUT             ^    0    0    0    1  q312
  90      -     -    -    --      INPUT             ^    0    0    0    1  q313
  68      -     -    A    --      INPUT             ^    0    0    0    1  q314
   7      -     -    A    --      INPUT             ^    0    0    0    1  q315


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                           e:\edashi\am\div256.rpt
div256

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  65      -     -    B    --     OUTPUT                 0    1    0    0  q3out0
   9      -     -    A    --     OUTPUT                 0    1    0    0  q3out1
  20      -     -    C    --     OUTPUT                 0    1    0    0  q3out2
  61      -     -    B    --     OUTPUT                 0    1    0    0  q3out3
  70      -     -    A    --     OUTPUT                 0    1    0    0  q3out4
  57      -     -    C    --     OUTPUT                 0    1    0    0  q3out5
  71      -     -    A    --     OUTPUT                 0    1    0    0  q3out6
   6      -     -    A    --     OUTPUT                 0    1    0    0  q3out7


Code:

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美在线你懂的| 欧美丰满少妇xxxxx高潮对白| 亚洲一区免费视频| 久久先锋资源网| 欧美日韩精品一区二区三区蜜桃| 国产精品99久久不卡二区| 午夜精品久久久久久| 1区2区3区精品视频| 久久午夜电影网| 欧美一区午夜视频在线观看 | 亚洲精品自拍动漫在线| 精品人在线二区三区| 欧美怡红院视频| 91在线观看地址| 国产69精品久久777的优势| 青青草国产成人av片免费| 一区二区三区日韩欧美| 国产精品久久久久aaaa樱花| 精品国产乱码久久久久久老虎| 欧美三级乱人伦电影| 色综合久久久久久久久久久| 国产成人精品综合在线观看| 国内精品伊人久久久久影院对白| 日韩精品一级二级| 亚洲成精国产精品女| 伊人色综合久久天天| 日韩一区在线免费观看| 国产精品色在线观看| 国产欧美综合在线观看第十页| 亚洲无线码一区二区三区| 国产精品久久久久久久第一福利| 久久精品视频免费| 久久久精品国产99久久精品芒果| 在线不卡免费欧美| 欧美精品久久久久久久多人混战 | 91精品91久久久中77777| 91亚洲资源网| 91麻豆成人久久精品二区三区| 成人久久视频在线观看| 成人久久视频在线观看| 成人在线视频一区| 99久久伊人精品| 97久久超碰国产精品| 色综合天天视频在线观看 | 色婷婷综合激情| 欧美中文字幕一二三区视频| 在线这里只有精品| 欧美高清你懂得| 日韩欧美123| 久久久久国产精品人| 中文字幕不卡的av| 国产99久久久精品| 豆国产96在线|亚洲| 99在线精品一区二区三区| 色天天综合久久久久综合片| 在线观看中文字幕不卡| 欧美高清视频在线高清观看mv色露露十八| 91精品国产综合久久香蕉的特点| 337p亚洲精品色噜噜狠狠| 欧美一区二区三区在线观看视频| 欧美一区二区三区人| 久久综合九色综合久久久精品综合| 久久伊人中文字幕| 亚洲天堂福利av| 亚洲伊人伊色伊影伊综合网| 秋霞电影网一区二区| 国产乱妇无码大片在线观看| 成人h动漫精品一区二| 欧美亚州韩日在线看免费版国语版| 欧美日高清视频| 久久精品免视看| 最新日韩在线视频| 日韩精品色哟哟| 国产成人精品三级麻豆| 色www精品视频在线观看| 日韩欧美专区在线| 中文字幕人成不卡一区| 青青草原综合久久大伊人精品| 国产精品自拍毛片| 91国产免费看| 久久精品亚洲精品国产欧美| 亚洲色图.com| 狠狠色综合播放一区二区| 一本色道久久综合精品竹菊| 精品理论电影在线| 亚洲精品久久7777| 国产乱妇无码大片在线观看| 在线免费视频一区二区| 国产清纯白嫩初高生在线观看91| 亚洲综合一二三区| 国产91高潮流白浆在线麻豆| 欧美日韩一区中文字幕| 国产精品理论片| 美女一区二区三区| 日本高清免费不卡视频| 久久久一区二区三区捆绑**| 视频在线观看一区二区三区| av一区二区三区黑人| 久久综合九色综合97婷婷| 天天做天天摸天天爽国产一区 | 蜜桃av一区二区在线观看 | 精品免费视频一区二区| 一级特黄大欧美久久久| 成人手机电影网| 日韩欧美高清在线| 视频一区视频二区中文| 色菇凉天天综合网| 国产精品久久久久国产精品日日| 精品一区二区免费看| 欧美日韩亚洲不卡| 一区二区三区在线视频观看| 成人综合婷婷国产精品久久免费| 欧美成人r级一区二区三区| 午夜免费久久看| 在线观看免费成人| 亚洲色图制服诱惑| 99国产精品久久久久| 国产欧美日产一区| 国产成人午夜精品影院观看视频 | 国产日韩欧美一区二区三区乱码| 五月激情六月综合| 欧美亚洲一区三区| 亚洲一二三区在线观看| 欧美在线你懂得| 亚洲综合免费观看高清完整版在线| 成人av免费在线观看| 国产色产综合色产在线视频| 狠狠色丁香久久婷婷综| 日韩欧美色综合| 久久精品99国产精品日本| 欧美女孩性生活视频| 天天综合日日夜夜精品| 欧美剧情片在线观看| 亚洲成人在线免费| 7777精品伊人久久久大香线蕉超级流畅| 亚洲伊人伊色伊影伊综合网| 在线精品视频小说1| 亚洲成人午夜影院| 欧美精品在线视频| 久久精品噜噜噜成人av农村| 国产乱码精品一区二区三区av| 日韩精品欧美成人高清一区二区| 蜜臀久久久久久久| 中文字幕制服丝袜成人av| 国产欧美一区二区三区在线看蜜臀 | 成人动漫一区二区在线| 久久精品国产精品亚洲综合| 亚洲高清视频在线| 一区二区三区四区中文字幕| 国产精品盗摄一区二区三区| 国产亚洲一区字幕| 久久婷婷成人综合色| 欧美一级片免费看| 日韩一区二区视频| 26uuu精品一区二区在线观看| 91精品国产综合久久小美女 | 免费观看日韩电影| 老色鬼精品视频在线观看播放| 天堂成人免费av电影一区| 亚洲1区2区3区4区| 麻豆国产一区二区| 国产在线精品不卡| 国产另类ts人妖一区二区| 成人国产精品视频| 97久久精品人人爽人人爽蜜臀| 99精品视频在线观看免费| 91福利社在线观看| 91精品一区二区三区在线观看| 日韩欧美在线不卡| 中文字幕va一区二区三区| 激情成人午夜视频| 美女视频网站黄色亚洲| 国产综合色在线| 成人av资源站| 欧美色图片你懂的| 91精品国产综合久久精品图片| 精品国产乱码久久久久久闺蜜 | 一区二区高清免费观看影视大全| 一区二区三区四区乱视频| 日韩高清欧美激情| 国产91精品一区二区麻豆亚洲| 色天天综合色天天久久| 欧美一区二区啪啪| 国产精品美女久久福利网站| 亚洲成人你懂的| 国产福利视频一区二区三区| 91成人在线免费观看| 精品国产免费久久| 亚洲最色的网站| 国模冰冰炮一区二区| 欧美自拍丝袜亚洲| 久久久久久久综合日本| 亚洲愉拍自拍另类高清精品| 狠狠色丁香久久婷婷综| 欧美日韩久久久一区| 欧美国产一区在线| 日韩精品一级二级| 91官网在线免费观看| 中文字幕成人av| 国产曰批免费观看久久久|