亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? div256.rpt

?? dds信號發生器
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                    e:\edashi\am\div256.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/29/2006 19:44:10

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DIV256


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

div256    EP1K10TC100-1    8      8      0    0         0  %    8        1  %

User Pins:                 8      8      0  



Project Information                                    e:\edashi\am\div256.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored unnecessary INPUT pin 'q37'
Warning: Ignored unnecessary INPUT pin 'q36'
Warning: Ignored unnecessary INPUT pin 'q35'
Warning: Ignored unnecessary INPUT pin 'q34'
Warning: Ignored unnecessary INPUT pin 'q33'
Warning: Ignored unnecessary INPUT pin 'q32'
Warning: Ignored unnecessary INPUT pin 'q31'
Warning: Ignored unnecessary INPUT pin 'q30'


** PROJECT TIMING MESSAGES **

Warning: Timing characteristics of device EP1K10TC100-1 are preliminary


Device-Specific Information:                           e:\edashi\am\div256.rpt
div256

***** Logic for device 'div256' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C q q q   R R R R C R R R R R R A  
                T V V V V G V V I 3 3 3 G V V V V C V V V V V V T  
                C E E E E N E E N 1 1 1 N E E E E I E E E E E E A  
                K D D D D D D D T 1 3 0 D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | q3out6 
    q3out7 |  6                                                    70 | q3out4 
      q315 |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | q314 
    q3out1 |  9                                                    67 | VCCIO 
  RESERVED | 10                                                    66 | GND 
       GND | 11                                                    65 | q3out0 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | q3out3 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | q3out5 
    q3out2 | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V q q q G G R V R R R R R R  
                E E E E E E E E E C N C 3 3 3 N N E C E E E E E E  
                S S S S S S S S S C D C 8 1 9 D D S C S S S S S S  
                E E E E E E E E E I   _   2   _   E I E E E E E E  
                R R R R R R R R R N   C       C   R O R R R R R R  
                V V V V V V V V V T   K       K   V   V V V V V V  
                E E E E E E E E E     L       L   E   E E E E E E  
                D D D D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                           e:\edashi\am\div256.rpt
div256

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A5       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A10      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A21      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B11      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B12      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C4       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C16      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            10/60     ( 16%)
Total logic cells used:                          8/576    (  1%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                   8/2304    (  0%)

Total input pins required:                       8
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      8
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   1   0   0   0   0   1   0   0   0   0   0   0   0   1   0   0   0   1   0   0   0      4/0  
 B:      0   0   0   0   0   0   0   0   0   0   1   1   0   0   0   0   0   0   0   0   0   0   0   0   0      2/0  
 C:      0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   0      2/0  

Total:   0   0   0   1   1   0   0   0   0   1   1   1   0   0   0   0   1   1   0   0   0   1   0   0   0      8/0  



Device-Specific Information:                           e:\edashi\am\div256.rpt
div256

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  38      -     -    -    --      INPUT             ^    0    0    0    1  q38
  40      -     -    -    --      INPUT             ^    0    0    0    1  q39
  89      -     -    -    --      INPUT             ^    0    0    0    1  q310
  91      -     -    -    --      INPUT             ^    0    0    0    1  q311
  39      -     -    -    --      INPUT             ^    0    0    0    1  q312
  90      -     -    -    --      INPUT             ^    0    0    0    1  q313
  68      -     -    A    --      INPUT             ^    0    0    0    1  q314
   7      -     -    A    --      INPUT             ^    0    0    0    1  q315


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                           e:\edashi\am\div256.rpt
div256

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  65      -     -    B    --     OUTPUT                 0    1    0    0  q3out0
   9      -     -    A    --     OUTPUT                 0    1    0    0  q3out1
  20      -     -    C    --     OUTPUT                 0    1    0    0  q3out2
  61      -     -    B    --     OUTPUT                 0    1    0    0  q3out3
  70      -     -    A    --     OUTPUT                 0    1    0    0  q3out4
  57      -     -    C    --     OUTPUT                 0    1    0    0  q3out5
  71      -     -    A    --     OUTPUT                 0    1    0    0  q3out6
   6      -     -    A    --     OUTPUT                 0    1    0    0  q3out7


Code:

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩欧美一区二区不卡| 国产精品毛片大码女人| 蜜臀国产一区二区三区在线播放| 国产精品久久久久久久久搜平片 | 99精品视频一区二区三区| 美日韩黄色大片| 天天影视色香欲综合网老头| 亚洲欧美日韩国产综合在线| 久久人人爽爽爽人久久久| 欧美一区二区人人喊爽| 欧美日韩国产精品自在自线| 91高清在线观看| 99re这里只有精品首页| 成人a级免费电影| 成人亚洲精品久久久久软件| 国内精品久久久久影院薰衣草 | 中文字幕一区二区三区蜜月| 久久精品欧美日韩| 日韩午夜在线播放| 日韩午夜小视频| 日韩一区二区免费高清| 99久久精品国产一区| 成人性生交大合| 成人短视频下载| 国产精品一区在线观看你懂的| 久久99国产精品成人| 久久99精品国产| 九九视频精品免费| 免费成人你懂的| 另类人妖一区二区av| 久久精品久久精品| 国产在线国偷精品免费看| 久久精品国产免费| 国产伦理精品不卡| 9i在线看片成人免费| 91免费看`日韩一区二区| 91美女蜜桃在线| 欧美三级日韩三级| 久久网站热最新地址| 亚洲欧美激情插 | 精品亚洲成av人在线观看| 成人激情午夜影院| 欧美日韩国产a| 国产日韩欧美高清| 亚洲午夜久久久久久久久电影网 | 亚洲另类春色国产| 蜜桃91丨九色丨蝌蚪91桃色| 成人黄色av电影| 欧美日本视频在线| 国产精品视频yy9299一区| 亚洲一区二区三区视频在线播放| 久久99在线观看| 在线视频一区二区三| 欧美精品一区二区高清在线观看| 亚洲欧美怡红院| 美女视频黄 久久| 一本大道久久a久久综合| 欧美大片日本大片免费观看| 亚洲欧美另类综合偷拍| 极品少妇xxxx精品少妇偷拍| 色狠狠一区二区三区香蕉| 久久综合狠狠综合久久综合88| 一区二区理论电影在线观看| 国产精品综合一区二区三区| 欧美在线小视频| 中文字幕成人网| 麻豆精品视频在线| 欧美伊人精品成人久久综合97 | 久久久亚洲综合| 日韩1区2区3区| 91视频免费观看| 欧美一区二区三区播放老司机| 亚洲欧美日韩中文播放 | 欧美精品在线一区二区三区| 国产精品久久免费看| 日本中文字幕一区| 在线观看亚洲a| 国产精品视频看| 国产另类ts人妖一区二区| 制服丝袜国产精品| 亚洲一二三四久久| 99riav一区二区三区| 国产日韩精品一区二区浪潮av| 久久精品噜噜噜成人av农村| 欧美日韩电影在线播放| 亚洲免费三区一区二区| 成人avav在线| 国产欧美日产一区| 国产精品白丝jk白祙喷水网站| 欧美一区二区福利在线| 五月天中文字幕一区二区| 在线观看区一区二| 亚洲精品欧美专区| 99re热这里只有精品视频| 国产精品视频观看| 成人av网站在线| 亚洲国产高清在线观看视频| 国产麻豆精品一区二区| 久久久www成人免费毛片麻豆| 经典三级视频一区| 久久综合九色综合97婷婷女人 | 91在线视频观看| 国产精品麻豆一区二区| 成人国产精品免费观看| 欧美国产禁国产网站cc| 99视频在线精品| 最新国产成人在线观看| 91丨九色丨黑人外教| 亚洲免费观看高清完整版在线观看熊| 成人精品视频.| 成人免费在线播放视频| 99re成人精品视频| 亚洲免费av高清| 在线免费观看日韩欧美| 亚洲成人动漫av| 884aa四虎影成人精品一区| 蜜乳av一区二区| 26uuu久久综合| 成人免费黄色大片| 亚洲精品第一国产综合野| 欧洲国内综合视频| 美女网站色91| 国产亚洲一区二区三区在线观看| 国产精品一区二区久激情瑜伽| 欧美国产成人精品| 91农村精品一区二区在线| 亚洲国产一区二区三区青草影视| 欧美日本国产视频| 久久激情五月激情| 国产精品视频一二三区| 在线免费视频一区二区| 久久精品免费观看| 国产精品卡一卡二卡三| 欧美日韩在线播放三区四区| 免费在线观看一区| 日本一区二区免费在线| 色狠狠综合天天综合综合| 日本欧美大码aⅴ在线播放| 久久先锋影音av鲁色资源网| a亚洲天堂av| 午夜亚洲国产au精品一区二区| 精品成a人在线观看| av欧美精品.com| 日日夜夜精品免费视频| 国产欧美日韩另类一区| 欧洲精品在线观看| 国产精品自拍在线| 亚洲综合小说图片| 精品精品欲导航| 91浏览器打开| 久久精品噜噜噜成人88aⅴ| 亚洲视频一区在线| 日韩欧美一区在线观看| 99久久久无码国产精品| 另类中文字幕网| 一区二区三区四区中文字幕| 日韩精品中文字幕一区二区三区| 99久久精品免费看| 久国产精品韩国三级视频| 亚洲视频你懂的| 精品免费一区二区三区| 日本道在线观看一区二区| 国产一区二区三区| 亚洲线精品一区二区三区| 久久久精品国产99久久精品芒果| 在线欧美一区二区| 成人免费高清视频在线观看| 免费日本视频一区| 一区二区三区成人在线视频| 国产亚洲一区二区三区在线观看| 欧美日韩高清在线播放| 99久久伊人网影院| 国产精品一级黄| 久久激情五月婷婷| 午夜国产不卡在线观看视频| 亚洲欧美综合色| 国产精品毛片无遮挡高清| 精品国产精品网麻豆系列| 91精品国产欧美日韩| 色综合久久88色综合天天| 成人免费视频caoporn| 激情丁香综合五月| 男女激情视频一区| 天天综合色天天| 亚洲影院久久精品| 一区二区三区日韩在线观看| 国产精品沙发午睡系列990531| 久久免费电影网| 欧美精品一区二区三区蜜臀| 精品日韩欧美在线| 91精品国产高清一区二区三区蜜臀| 91豆麻精品91久久久久久| 97久久超碰国产精品| 丁香六月久久综合狠狠色| 国产精品一区二区三区99| 国产一区二区导航在线播放| 寂寞少妇一区二区三区| 国内精品国产成人| 精品综合免费视频观看| 久久精品国产成人一区二区三区|