亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? counter24b.rpt

?? 可編程邏輯設(shè)計(jì)的程序!24位十進(jìn)制頻率計(jì)!可使EDA實(shí)驗(yàn)?zāi)晗錅y(cè)量指定頻率!
?? RPT
?? 第 1 頁(yè) / 共 4 頁(yè)
字號(hào):
Project Information            d:\02010231\24wei10jinzhipinlvji\counter24b.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 06/23/2006 09:18:01

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


COUNTER24B


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

counter24b
      EP1K10TC100-1        3      25     0    0         0  %    78       13 %

User Pins:                 3      25     0  



Project Information            d:\02010231\24wei10jinzhipinlvji\counter24b.rpt

** FILE HIERARCHY **



|lpm_add_sub:298|
|lpm_add_sub:298|addcore:adder|
|lpm_add_sub:298|altshift:result_ext_latency_ffs|
|lpm_add_sub:298|altshift:carry_ext_latency_ffs|
|lpm_add_sub:298|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:398|
|lpm_add_sub:398|addcore:adder|
|lpm_add_sub:398|altshift:result_ext_latency_ffs|
|lpm_add_sub:398|altshift:carry_ext_latency_ffs|
|lpm_add_sub:398|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:498|
|lpm_add_sub:498|addcore:adder|
|lpm_add_sub:498|altshift:result_ext_latency_ffs|
|lpm_add_sub:498|altshift:carry_ext_latency_ffs|
|lpm_add_sub:498|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:598|
|lpm_add_sub:598|addcore:adder|
|lpm_add_sub:598|altshift:result_ext_latency_ffs|
|lpm_add_sub:598|altshift:carry_ext_latency_ffs|
|lpm_add_sub:598|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:698|
|lpm_add_sub:698|addcore:adder|
|lpm_add_sub:698|altshift:result_ext_latency_ffs|
|lpm_add_sub:698|altshift:carry_ext_latency_ffs|
|lpm_add_sub:698|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:785|
|lpm_add_sub:785|addcore:adder|
|lpm_add_sub:785|altshift:result_ext_latency_ffs|
|lpm_add_sub:785|altshift:carry_ext_latency_ffs|
|lpm_add_sub:785|altshift:oflow_ext_latency_ffs|


Device-Specific Information:   d:\02010231\24wei10jinzhipinlvji\counter24b.rpt
counter24b

***** Logic for device 'counter24b' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R   R     R             R   R R   R R R R R R    
                  E   E     E             E   E E   E E E E E E    
                  S   S D   S D V         S   S S   S S S S S S ^  
                  E D E O   E O C         E D E E V E E E E E E D  
                # R O R U   R U C         R O R R C R R R R R R A  
                T V U V T G V T I G G G G V U V V C V V V V V V T  
                C E T E 2 N E 1 N N N N N E T E E I E E E E E E A  
                K D 8 D 3 D D 7 T D D D D D 2 D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
     DOUT4 |  5                                                    71 | DOUT3 
     DOUT7 |  6                                                    70 | DOUT1 
     DOUT5 |  7                                                    69 | DOUT10 
     DOUT9 |  8                                                    68 | DOUT0 
     DOUT6 |  9                                                    67 | VCCIO 
    DOUT11 | 10                                                    66 | GND 
       GND | 11                                                    65 | DOUT16 
    VCCINT | 12                                                    64 | DOUT14 
  RESERVED | 13                   EP1K10TC100-1                    63 | DOUT21 
    DOUT15 | 14                                                    62 | DOUT13 
    DOUT20 | 15                                                    61 | DOUT18 
    DOUT22 | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                D C D R R R R R R V G V C F E G G R V R R R R R R  
                O O O E E E E E E C N C L I N N N E C E E E E E E  
                U U U S S S S S S C D C R N A D D S C S S S S S S  
                T T T E E E E E E I   _     B _   E I E E E E E E  
                1   1 R R R R R R N   C     L C   R O R R R R R R  
                2   9 V V V V V V T   K       K   V   V V V V V V  
                      E E E E E E     L       L   E   E E E E E E  
                      D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:   d:\02010231\24wei10jinzhipinlvji\counter24b.rpt
counter24b

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A10      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    1/2       1/22(  4%)   
A13      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       4/22( 18%)   
A18      4/ 8( 50%)   0/ 8(  0%)   2/ 8( 25%)    1/2    1/2       5/22( 22%)   
A23      8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    1/2    1/2       7/22( 31%)   
A24      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    1/2       5/22( 22%)   
B13      8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    1/2    1/2       7/22( 31%)   
B15      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       4/22( 18%)   
B16      3/ 8( 37%)   0/ 8(  0%)   1/ 8( 12%)    1/2    1/2       4/22( 18%)   
B19      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    1/2       6/22( 27%)   
B22      7/ 8( 87%)   2/ 8( 25%)   3/ 8( 37%)    1/2    1/2       9/22( 40%)   
B23      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    1/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                            25/60     ( 41%)
Total logic cells used:                         78/576    ( 13%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.29/4    ( 82%)
Total fan-in:                                 257/2304    ( 11%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                     25
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     78
Total flipflops required:                       25
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        40/ 576   (  6%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   8   0   0   0   8   0   0   0   0   4   0   0   0   0   8   8     36/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   8   3   0   0   8   0   0   7   8   0     42/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   8   0   0   0  16   0   8   3   0   4   8   0   0   7  16   8     78/0  



Device-Specific Information:   d:\02010231\24wei10jinzhipinlvji\counter24b.rpt
counter24b

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  38      -     -    -    --      INPUT  G          ^    0    0    0    0  CLR
  40      -     -    -    --      INPUT             ^    0    0    0    5  ENABL
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  FIN


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:   d:\02010231\24wei10jinzhipinlvji\counter24b.rpt
counter24b

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  27      -     -    -    21     OUTPUT                 0    1    0    0  COUT
  68      -     -    A    --     OUTPUT                 0    1    0    0  DOUT0
  70      -     -    A    --     OUTPUT                 0    1    0    0  DOUT1
  86      -     -    -    09     OUTPUT                 0    1    0    0  DOUT2
  71      -     -    A    --     OUTPUT                 0    1    0    0  DOUT3
   5      -     -    A    --     OUTPUT                 0    1    0    0  DOUT4
   7      -     -    A    --     OUTPUT                 0    1    0    0  DOUT5
   9      -     -    A    --     OUTPUT                 0    1    0    0  DOUT6
   6      -     -    A    --     OUTPUT                 0    1    0    0  DOUT7
  98      -     -    -    24     OUTPUT                 0    1    0    0  DOUT8
   8      -     -    A    --     OUTPUT                 0    1    0    0  DOUT9
  69      -     -    A    --     OUTPUT                 0    1    0    0  DOUT10
  10      -     -    A    --     OUTPUT                 0    1    0    0  DOUT11
  26      -     -    -    23     OUTPUT                 0    1    0    0  DOUT12
  62      -     -    B    --     OUTPUT                 0    1    0    0  DOUT13
  64      -     -    B    --     OUTPUT                 0    1    0    0  DOUT14
  14      -     -    B    --     OUTPUT                 0    1    0    0  DOUT15
  65      -     -    B    --     OUTPUT                 0    1    0    0  DOUT16
  93      -     -    -    13     OUTPUT                 0    1    0    0  DOUT17
  61      -     -    B    --     OUTPUT                 0    1    0    0  DOUT18
  28      -     -    -    20     OUTPUT                 0    1    0    0  DOUT19
  15      -     -    B    --     OUTPUT                 0    1    0    0  DOUT20

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产一级精品在线| 国产一区二区三区四区五区美女| 日韩一区国产二区欧美三区| 极品少妇xxxx精品少妇| 亚洲激情一二三区| 欧美tickle裸体挠脚心vk| 91日韩精品一区| 韩国精品在线观看| 午夜影视日本亚洲欧洲精品| 国产精品污网站| 欧美tk—视频vk| 欧美乱妇15p| av在线不卡观看免费观看| 蜜臂av日日欢夜夜爽一区| 亚洲伦在线观看| 国产女主播一区| 欧美精品一区二区久久久| 欧美色图免费看| 97精品久久久久中文字幕| 国模大尺度一区二区三区| 日韩精品1区2区3区| 亚洲免费在线看| 中文字幕中文乱码欧美一区二区| 日韩免费视频一区二区| 7777精品伊人久久久大香线蕉的| 日本电影亚洲天堂一区| 99久久99久久久精品齐齐| 国产乱子轮精品视频| 男人的j进女人的j一区| 丝袜诱惑亚洲看片| 亚洲一级在线观看| 一区二区三区在线免费| 亚洲啪啪综合av一区二区三区| 欧美国产成人在线| 国产日韩欧美不卡在线| 国产亚洲欧美一级| 国产日产欧美一区| 国产免费久久精品| 国产欧美精品一区二区色综合 | 26uuuu精品一区二区| 欧美高清你懂得| 欧美视频自拍偷拍| 欧美日高清视频| 欧美日韩免费观看一区二区三区 | 国产91精品一区二区| 国产精品一区二区三区乱码| 国产精品99久久久久| 国产成人综合网站| 成人黄色国产精品网站大全在线免费观看| 韩国欧美国产1区| 国产成a人亚洲精| 成人性视频免费网站| 99精品黄色片免费大全| 91免费看`日韩一区二区| 91在线porny国产在线看| 色激情天天射综合网| 欧美午夜影院一区| 欧美理论片在线| 日韩久久免费av| 国产无遮挡一区二区三区毛片日本| 欧美一区二区成人| 亚洲免费成人av| 成人欧美一区二区三区| 国产精品久99| 亚洲午夜视频在线| 日韩在线播放一区二区| 蜜臀av一级做a爰片久久| 国产精品99久久久久久似苏梦涵| 高清不卡在线观看| 色婷婷精品久久二区二区蜜臀av| 欧美色男人天堂| 精品国产乱码久久久久久浪潮| 久久久久久久综合色一本| 国产精品久久久久永久免费观看 | 成人亚洲一区二区一| 色一情一乱一乱一91av| 欧美日本一区二区三区四区| 欧美成人精品二区三区99精品| 久久久99久久| 亚洲国产成人tv| 国产一区二区三区免费播放| av一二三不卡影片| 9191精品国产综合久久久久久| 久久久久免费观看| 亚洲二区视频在线| 国产一区二区三区久久久| 色综合久久综合| 精品国产一区二区精华| 洋洋成人永久网站入口| 久久aⅴ国产欧美74aaa| 色域天天综合网| 久久女同精品一区二区| 亚洲v中文字幕| 成人妖精视频yjsp地址| 4438x成人网最大色成网站| 中文久久乱码一区二区| 美女在线视频一区| 色婷婷亚洲婷婷| 精品国产乱码久久久久久1区2区 | 99视频超级精品| 欧美成人三级电影在线| 亚洲一区在线视频观看| 国产剧情av麻豆香蕉精品| 欧美日韩亚洲国产综合| 国产精品二三区| 国产美女av一区二区三区| 欧美日韩在线播放一区| 国产精品乱人伦一区二区| 黄色成人免费在线| 911精品国产一区二区在线| 亚洲美女在线国产| 成人黄色软件下载| 久久久91精品国产一区二区精品| 日韩精品一二区| 欧美亚洲国产一区二区三区| 国产精品卡一卡二| 国产激情视频一区二区在线观看| 日韩一级片在线观看| 性感美女极品91精品| 在线观看91视频| 亚洲免费在线播放| 97久久超碰国产精品| 亚洲国产精品成人综合色在线婷婷| 久久超碰97中文字幕| 91精品国产福利在线观看| 亚洲国产欧美日韩另类综合 | 成人免费毛片片v| 久久久久高清精品| 韩国在线一区二区| 日韩精品一区二区三区在线| 日韩激情av在线| 欧美精品自拍偷拍动漫精品| 亚洲精品视频在线看| 色综合天天在线| 亚洲欧美日韩在线不卡| 一本大道久久a久久精二百| 亚洲欧美区自拍先锋| 一本在线高清不卡dvd| 亚洲免费观看在线视频| 色诱视频网站一区| 亚洲午夜国产一区99re久久| 欧美性大战久久| 日韩国产欧美视频| 日韩视频永久免费| 精品综合久久久久久8888| 2020国产精品自拍| 国产成人精品免费网站| 国产精品福利一区二区三区| 91免费国产在线观看| 亚洲图片自拍偷拍| 欧美一区午夜视频在线观看| 老司机精品视频导航| 久久女同性恋中文字幕| 不卡视频免费播放| 亚洲老妇xxxxxx| 欧美日韩国产123区| 免费成人在线网站| 国产欧美日韩一区二区三区在线观看| 粉嫩一区二区三区性色av| 亚洲人成伊人成综合网小说| 欧美亚洲综合在线| 老色鬼精品视频在线观看播放| 久久一日本道色综合| 成人丝袜高跟foot| 亚洲曰韩产成在线| 日韩视频一区二区三区| 国产成人av自拍| 一区二区三区精品视频在线| 欧美疯狂做受xxxx富婆| 极品少妇一区二区三区精品视频| 中文字幕精品三区| 欧美日韩国产另类不卡| 国产乱码精品1区2区3区| 亚洲人吸女人奶水| 欧美成人video| 99re热这里只有精品免费视频| 亚洲成av人影院| 日本一区二区三区在线不卡| 欧美亚洲一区二区在线| 国内成人免费视频| 一区二区三区久久| 久久久久久**毛片大全| 欧美日韩在线三级| 国产精品亚洲а∨天堂免在线| 一级做a爱片久久| 26uuu另类欧美亚洲曰本| 色吊一区二区三区| 国产自产高清不卡| 亚洲电影中文字幕在线观看| 国产午夜精品福利| 欧美日韩dvd在线观看| 国产91对白在线观看九色| 日韩影院免费视频| 亚洲日本乱码在线观看| 精品少妇一区二区三区视频免付费| 色哟哟日韩精品| 国产盗摄女厕一区二区三区| 日本特黄久久久高潮| 亚洲久本草在线中文字幕| 久久精品无码一区二区三区|