亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? counter24b.rpt

?? 可編程邏輯設(shè)計(jì)的程序!24位十進(jìn)制頻率計(jì)!可使EDA實(shí)驗(yàn)?zāi)晗錅y(cè)量指定頻率!
?? RPT
?? 第 1 頁(yè) / 共 4 頁(yè)
字號(hào):
Project Information            d:\02010231\24wei10jinzhipinlvji\counter24b.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 06/23/2006 09:18:01

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


COUNTER24B


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

counter24b
      EP1K10TC100-1        3      25     0    0         0  %    78       13 %

User Pins:                 3      25     0  



Project Information            d:\02010231\24wei10jinzhipinlvji\counter24b.rpt

** FILE HIERARCHY **



|lpm_add_sub:298|
|lpm_add_sub:298|addcore:adder|
|lpm_add_sub:298|altshift:result_ext_latency_ffs|
|lpm_add_sub:298|altshift:carry_ext_latency_ffs|
|lpm_add_sub:298|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:398|
|lpm_add_sub:398|addcore:adder|
|lpm_add_sub:398|altshift:result_ext_latency_ffs|
|lpm_add_sub:398|altshift:carry_ext_latency_ffs|
|lpm_add_sub:398|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:498|
|lpm_add_sub:498|addcore:adder|
|lpm_add_sub:498|altshift:result_ext_latency_ffs|
|lpm_add_sub:498|altshift:carry_ext_latency_ffs|
|lpm_add_sub:498|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:598|
|lpm_add_sub:598|addcore:adder|
|lpm_add_sub:598|altshift:result_ext_latency_ffs|
|lpm_add_sub:598|altshift:carry_ext_latency_ffs|
|lpm_add_sub:598|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:698|
|lpm_add_sub:698|addcore:adder|
|lpm_add_sub:698|altshift:result_ext_latency_ffs|
|lpm_add_sub:698|altshift:carry_ext_latency_ffs|
|lpm_add_sub:698|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:785|
|lpm_add_sub:785|addcore:adder|
|lpm_add_sub:785|altshift:result_ext_latency_ffs|
|lpm_add_sub:785|altshift:carry_ext_latency_ffs|
|lpm_add_sub:785|altshift:oflow_ext_latency_ffs|


Device-Specific Information:   d:\02010231\24wei10jinzhipinlvji\counter24b.rpt
counter24b

***** Logic for device 'counter24b' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R   R     R             R   R R   R R R R R R    
                  E   E     E             E   E E   E E E E E E    
                  S   S D   S D V         S   S S   S S S S S S ^  
                  E D E O   E O C         E D E E V E E E E E E D  
                # R O R U   R U C         R O R R C R R R R R R A  
                T V U V T G V T I G G G G V U V V C V V V V V V T  
                C E T E 2 N E 1 N N N N N E T E E I E E E E E E A  
                K D 8 D 3 D D 7 T D D D D D 2 D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
     DOUT4 |  5                                                    71 | DOUT3 
     DOUT7 |  6                                                    70 | DOUT1 
     DOUT5 |  7                                                    69 | DOUT10 
     DOUT9 |  8                                                    68 | DOUT0 
     DOUT6 |  9                                                    67 | VCCIO 
    DOUT11 | 10                                                    66 | GND 
       GND | 11                                                    65 | DOUT16 
    VCCINT | 12                                                    64 | DOUT14 
  RESERVED | 13                   EP1K10TC100-1                    63 | DOUT21 
    DOUT15 | 14                                                    62 | DOUT13 
    DOUT20 | 15                                                    61 | DOUT18 
    DOUT22 | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                D C D R R R R R R V G V C F E G G R V R R R R R R  
                O O O E E E E E E C N C L I N N N E C E E E E E E  
                U U U S S S S S S C D C R N A D D S C S S S S S S  
                T T T E E E E E E I   _     B _   E I E E E E E E  
                1   1 R R R R R R N   C     L C   R O R R R R R R  
                2   9 V V V V V V T   K       K   V   V V V V V V  
                      E E E E E E     L       L   E   E E E E E E  
                      D D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:   d:\02010231\24wei10jinzhipinlvji\counter24b.rpt
counter24b

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A10      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    1/2       1/22(  4%)   
A13      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       4/22( 18%)   
A18      4/ 8( 50%)   0/ 8(  0%)   2/ 8( 25%)    1/2    1/2       5/22( 22%)   
A23      8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    1/2    1/2       7/22( 31%)   
A24      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    1/2       5/22( 22%)   
B13      8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    1/2    1/2       7/22( 31%)   
B15      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       4/22( 18%)   
B16      3/ 8( 37%)   0/ 8(  0%)   1/ 8( 12%)    1/2    1/2       4/22( 18%)   
B19      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    1/2       6/22( 27%)   
B22      7/ 8( 87%)   2/ 8( 25%)   3/ 8( 37%)    1/2    1/2       9/22( 40%)   
B23      8/ 8(100%)   1/ 8( 12%)   4/ 8( 50%)    1/2    1/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                            25/60     ( 41%)
Total logic cells used:                         78/576    ( 13%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.29/4    ( 82%)
Total fan-in:                                 257/2304    ( 11%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                     25
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     78
Total flipflops required:                       25
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        40/ 576   (  6%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   8   0   0   0   8   0   0   0   0   4   0   0   0   0   8   8     36/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   8   3   0   0   8   0   0   7   8   0     42/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   8   0   0   0  16   0   8   3   0   4   8   0   0   7  16   8     78/0  



Device-Specific Information:   d:\02010231\24wei10jinzhipinlvji\counter24b.rpt
counter24b

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  38      -     -    -    --      INPUT  G          ^    0    0    0    0  CLR
  40      -     -    -    --      INPUT             ^    0    0    0    5  ENABL
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  FIN


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:   d:\02010231\24wei10jinzhipinlvji\counter24b.rpt
counter24b

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  27      -     -    -    21     OUTPUT                 0    1    0    0  COUT
  68      -     -    A    --     OUTPUT                 0    1    0    0  DOUT0
  70      -     -    A    --     OUTPUT                 0    1    0    0  DOUT1
  86      -     -    -    09     OUTPUT                 0    1    0    0  DOUT2
  71      -     -    A    --     OUTPUT                 0    1    0    0  DOUT3
   5      -     -    A    --     OUTPUT                 0    1    0    0  DOUT4
   7      -     -    A    --     OUTPUT                 0    1    0    0  DOUT5
   9      -     -    A    --     OUTPUT                 0    1    0    0  DOUT6
   6      -     -    A    --     OUTPUT                 0    1    0    0  DOUT7
  98      -     -    -    24     OUTPUT                 0    1    0    0  DOUT8
   8      -     -    A    --     OUTPUT                 0    1    0    0  DOUT9
  69      -     -    A    --     OUTPUT                 0    1    0    0  DOUT10
  10      -     -    A    --     OUTPUT                 0    1    0    0  DOUT11
  26      -     -    -    23     OUTPUT                 0    1    0    0  DOUT12
  62      -     -    B    --     OUTPUT                 0    1    0    0  DOUT13
  64      -     -    B    --     OUTPUT                 0    1    0    0  DOUT14
  14      -     -    B    --     OUTPUT                 0    1    0    0  DOUT15
  65      -     -    B    --     OUTPUT                 0    1    0    0  DOUT16
  93      -     -    -    13     OUTPUT                 0    1    0    0  DOUT17
  61      -     -    B    --     OUTPUT                 0    1    0    0  DOUT18
  28      -     -    -    20     OUTPUT                 0    1    0    0  DOUT19
  15      -     -    B    --     OUTPUT                 0    1    0    0  DOUT20

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人美女在线视频| 亚洲视频在线一区| 国产精品国产三级国产aⅴ无密码 国产精品国产三级国产aⅴ原创 | 成人美女视频在线观看| 波多野结衣中文字幕一区二区三区| 91丨九色丨国产丨porny| 在线观看日韩精品| 欧美一区二区三区四区五区| 久久久噜噜噜久久中文字幕色伊伊| 亚洲视频1区2区| 日本午夜精品视频在线观看| 床上的激情91.| 欧美日韩久久不卡| 欧美国产日韩在线观看| 亚洲成人精品影院| 国产精品亚洲视频| 欧美精品一二三四| 中文字幕欧美三区| 强制捆绑调教一区二区| 成人av免费在线观看| 欧美一区二区播放| 亚洲柠檬福利资源导航| 国产精品久久久久久久久果冻传媒 | 亚洲三级电影网站| 日韩av电影天堂| 成人网男人的天堂| 欧美电影在哪看比较好| 国产精品久久久久久户外露出 | 欧美情侣在线播放| 国产精品美女久久久久av爽李琼| 天天av天天翘天天综合网 | 国产亚洲精品免费| 视频一区二区国产| 99在线精品一区二区三区| 欧美一级搡bbbb搡bbbb| 亚洲人快播电影网| 国产精品影视网| 91.成人天堂一区| 一区二区成人在线| 成人久久视频在线观看| 国产精品99久久久久久久女警 | 日韩中文字幕区一区有砖一区| 处破女av一区二区| 久久综合999| 五月天亚洲婷婷| 色噜噜狠狠成人中文综合| 国产亚洲人成网站| 久热成人在线视频| 51精品视频一区二区三区| 亚洲伦理在线免费看| 国产成人免费在线观看| 日韩精品一区二区三区三区免费| 亚洲午夜电影在线| 91麻豆精品秘密| 国产精品私人影院| 成人一区二区视频| 国产亚洲美州欧州综合国| 韩国一区二区三区| 欧美成人三级电影在线| 日韩在线卡一卡二| 欧美日韩国产免费一区二区| 一区二区在线观看免费| 97久久精品人人做人人爽50路| 欧美激情在线看| 粉嫩一区二区三区在线看| 欧美激情一区三区| 成人免费黄色在线| 中文字幕一区二区三区av| 成人性生交大合| 中文字幕精品—区二区四季| 成人福利视频网站| 亚洲国产精品精华液2区45| 国产宾馆实践打屁股91| 国产日本欧美一区二区| 不卡在线观看av| √…a在线天堂一区| 91丨porny丨国产| 亚洲精品videosex极品| 在线免费观看日本欧美| 亚洲午夜久久久久久久久久久| 日韩经典中文字幕一区| 亚洲妇女屁股眼交7| 91久久一区二区| 一区二区三区在线高清| 欧美性xxxxxxxx| 日本亚洲三级在线| 精品乱人伦一区二区三区| 久久99精品久久久| 日韩精品中午字幕| 国产精品亚洲一区二区三区妖精 | 婷婷综合另类小说色区| 69堂精品视频| 激情久久五月天| 国产日韩欧美精品一区| 北岛玲一区二区三区四区 | 欧美午夜不卡在线观看免费| 日韩专区一卡二卡| wwwwww.欧美系列| 菠萝蜜视频在线观看一区| 亚洲激情校园春色| 7777精品久久久大香线蕉| 精品一区二区av| 《视频一区视频二区| 在线电影一区二区三区| 国产一区欧美二区| 一区二区激情视频| 欧美日韩一区不卡| 精品一区二区三区久久| 国产精品久久久久久久久免费相片 | 欧美优质美女网站| 日韩av不卡在线观看| 久久综合九色综合97婷婷女人| 成人av先锋影音| 爽好多水快深点欧美视频| 久久精品亚洲乱码伦伦中文| 在线观看网站黄不卡| 老司机午夜精品| 成人欧美一区二区三区视频网页 | 婷婷成人综合网| 精品国产1区二区| 色94色欧美sute亚洲13| 韩国女主播一区二区三区| 亚洲精品视频观看| 久久综合999| 精品1区2区3区| 国产精品系列在线观看| 亚洲国产综合色| 久久精品视频在线免费观看| 欧美天天综合网| 风间由美一区二区av101| 性做久久久久久免费观看| 中文一区二区完整视频在线观看| 欧美性色欧美a在线播放| 国产99久久久久久免费看农村| 亚洲国产精品一区二区尤物区| 国产嫩草影院久久久久| 日韩一区二区免费在线电影| 97se亚洲国产综合自在线不卡| 蜜桃av一区二区| 亚洲精品国产品国语在线app| 久久蜜桃一区二区| 欧美剧情电影在线观看完整版免费励志电影 | 精品欧美乱码久久久久久| 成人av在线播放网站| 天天av天天翘天天综合网色鬼国产| 国产精品色婷婷久久58| 日韩一级二级三级| 色狠狠色噜噜噜综合网| 国产高清不卡一区二区| 日本不卡一区二区三区| 中文字幕在线不卡国产视频| 欧美大片在线观看| 欧美日韩在线免费视频| 91美女视频网站| 国产91丝袜在线播放| 国产一区欧美日韩| 蜜桃久久久久久久| 日韩制服丝袜av| 亚洲一二三四久久| 中文字幕在线不卡| 国产日韩v精品一区二区| 日韩精品一区二区三区四区 | 天堂影院一区二区| 亚洲一区二区三区国产| 综合久久给合久久狠狠狠97色| 欧美韩国日本一区| 久久久久久久av麻豆果冻| 精品少妇一区二区| 日韩一区二区三区高清免费看看| 欧美日高清视频| 欧美日韩一本到| 欧美日韩极品在线观看一区| 在线日韩国产精品| 91丨porny丨最新| 91女厕偷拍女厕偷拍高清| 成人精品鲁一区一区二区| 国产一区二区不卡老阿姨| 蜜臀av性久久久久蜜臀aⅴ| 蜜桃视频在线一区| 久久精品国产免费| 久久不见久久见中文字幕免费| 免费av成人在线| 麻豆精品一区二区三区| 裸体在线国模精品偷拍| 韩国女主播一区二区三区| 国产揄拍国内精品对白| 国产精品自拍三区| 国产91精品一区二区麻豆亚洲| 国产成人午夜电影网| 懂色av一区二区夜夜嗨| 97精品国产露脸对白| 在线观看视频一区二区| 欧美高清视频一二三区| 日韩一级二级三级精品视频| 精品久久人人做人人爽| 久久综合九色综合欧美就去吻| 国产欧美日韩在线看| 亚洲天堂2016| 日韩中文字幕1| 国精产品一区一区三区mba视频 |