亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dec6713.gel

?? dsp 實例用于tms320c6713的程序實例
?? GEL
字號:
/*--------------------------------------------------------------*/
/* DEC6713.gel                                                  */
/* version 2.02                                                 */
/*                                                              */
/* This GEL file is designed to be used in conjunction with     */
/* CCS 2.21 and the TMS320C6713 DSP based DEC.                  */
/*                                                              */
/*--------------------------------------------------------------*/

/*--------------------------------------------------------------*/
/* The StartUp() function is called each time CCS is started.   */
/* Customize this function to perform desired initialization.   */
/*--------------------------------------------------------------*/

StartUp()
{
    setup_memory_map(); 
    GEL_Reset();  
    init_emif();
} 

/*--------------------------------------------------------------*/
/* Setup memory map for C6713 DEC.                              */
/*                                                              */
/*--------------------------------------------------------------*/
setup_memory_map()
{
	
	GEL_MapOn();            
	GEL_MapReset();         
	
	/* On-chip memory map */
	GEL_MapAdd(0x00000000,0,0x00030000,1,1); /* Internal RAM (L2) mem    */
	GEL_MapAdd(0x01800000,0,0x00000024,1,1); /* EMIF control regs        */
	GEL_MapAdd(0x01840000,0,0x00000004,1,1); /* Cache configuration reg  */
	GEL_MapAdd(0x01844000,0,0x00000020,1,1); /* L2 base addr & count regs*/
	GEL_MapAdd(0x01844020,0,0x00000020,1,1); /* L1 base addr & count regs*/
	GEL_MapAdd(0x01845000,0,0x00000008,1,1); /* L2 flush & clean regs    */
	GEL_MapAdd(0x01848200,0,0x00000010,1,1); /* CE0 mem attribute regs   */
	GEL_MapAdd(0x01848240,0,0x00000010,1,1); /* CE1 mem attribute regs   */
	GEL_MapAdd(0x01848280,0,0x00000010,1,1); /* CE2 mem attribute regs   */
	GEL_MapAdd(0x018482c0,0,0x00000010,1,1); /* CE3 mem attribute regs   */
	GEL_MapAdd(0x01880000,0,0x00000004,1,1); /* HPI control reg          */
	GEL_MapAdd(0x018c0000,0,0x00000028,1,1); /* McBSP0 regs              */
	GEL_MapAdd(0x01900000,0,0x00000028,1,1); /* McBSP1 regs              */
	GEL_MapAdd(0x01940000,0,0x0000000c,1,1); /* Timer0 regs              */
	GEL_MapAdd(0x01980000,0,0x0000000c,1,1); /* Timer1 regs              */
	GEL_MapAdd(0x019c0000,0,0x0000000c,1,1); /* Interrupt selector regs  */
	GEL_MapAdd(0x019c0200,0,0x00000004,1,1); /* Device configuration     */

	GEL_MapAdd(0x01a00000,0,0x00000800,1,1); /* EDMA parameter RAM       */
	GEL_MapAdd(0x01a0ffe0,0,0x00000020,1,1); /* EDMA control regs        */ 

	GEL_MapAdd(0x01b00000,0,0x0000002b,1,1); /* GPIO                     */ 
	GEL_MapAdd(0x01b40000,0,0x0000003c,1,1); /* I2C0                     */ 
	GEL_MapAdd(0x01b44000,0,0x0000003c,1,1); /* I2C1                     */ 	
	GEL_MapAdd(0x01b4c000,0,0x00000300,1,1); /* McASP0                   */ 	
	GEL_MapAdd(0x01b50000,0,0x00000300,1,1); /* McASP1                   */ 	
	GEL_MapAdd(0x01b7c000,0,0x00000128,1,1); /* PLL                      */ 			
	
	GEL_MapAdd(0x01bc0000,0,0x00000050,1,1);   /********cTools*********/
	GEL_MapAdd(0x02000000,0,0x00000014,0,1); /* QDMA regs                */
	GEL_MapAdd(0x02000020,0,0x00000014,0,1); /* QDMA pseudo-regs         */
	GEL_MapAdd(0x30000000,0,0x04000000,1,1); /* McBSP0 data              */
	GEL_MapAdd(0x34000000,0,0x04000000,1,1); /* McBSP1 data              */
	
	GEL_MapAdd(0x3c000000,0,0x04000000,1,1); /* McASP0 data              */
	GEL_MapAdd(0x3c100000,0,0x04000000,1,1); /* McASP1 data              */ 
	
	/* Off-chip memory map */
	GEL_MapAdd(0x80000000,0,0x01000000,1,1); /* CE0, SDRAM, 16 MBytes    */
	GEL_MapAdd(0x90000000,0,0x00020000,1,1); /* CE1, 8-bit ROM, 128KBytes*/
	GEL_MapAdd(0x90080000,0,0x00000008,1,1); /* CE1, 8-bit I/O port      */
	GEL_MapAdd(0xA0000000,0,0x10000000,1,1); /* CE2 - SBSRAM	         */
	GEL_MapAdd(0xB0000000,0,0x10000000,1,1); /* CE3 - Daughtercard       */
}

/*--------------------------------------------------------------*/
/* CPLD DEFINITIONS	                                        */
/*--------------------------------------------------------------*/
#define DEC6713_CTL_REG         0x90080000
#define DEC6713_INTSTAT_REG     0x90080001
#define DEC6713_STAT_REG        0x90080002
#define DEC6713_WDT_REG         0x90080006

/*#define Get_Board_Rev     ((*(char *)CPLD_REV) & 0x07)
#define Get_Cpld_Rev      ((*(char *)CPLD_REV>>4) & 0x0F)
#define Get_Switches      ((*(char *)CPLD_STAT>>4) & 0x0F)
#define LED0_on           *(char *)CPLD_STAT = 0x01
#define LED1_on           *(char *)CPLD_STAT = 0x02
#define LED2_on           *(char *)CPLD_STAT = 0x04
#define LED3_on           *(char *)CPLD_STAT = 0x08
#define LEDs_off          *(char *)CPLD_STAT = 0x00*/

/*--------------------------------------------------------------*/
/* init_emif() 		                                        */
/*--------------------------------------------------------------*/
init_emif()
{
	#define EMIF_GCTL       0x01800000
	#define EMIF_CE1        0x01800004
	#define EMIF_CE0        0x01800008
	#define EMIF_CE2        0x01800010
	#define EMIF_CE3        0x01800014
	#define EMIF_SDRAMCTL   0x01800018
	#define EMIF_SDRAMTIM   0x0180001C
	#define EMIF_SDRAMEXT   0x01800020
	#define EMIF_CCFG       0x01840000;  /* Cache configuration register */
	
	/* EMIF setup */
	*(int *)EMIF_GCTL     = 0x00000068;
	*(int *)EMIF_CE0      = 0xffffbf33;  /* CE0 SDRAM                     */
	*(int *)EMIF_CE1      = 0x02208802;  /* CE1 Flash 16-bit               */
	*(int *)EMIF_CE2      = 0x22a28a22;  /* CE2 Daughtercard 32-bit async */
	*(int *)EMIF_CE3      = 0x22a28a22;  /* CE3 Daughtercard 32-bit async */

    //if (Get_Board_Rev == 2)
   // {
	    *(int *)EMIF_SDRAMCTL = 0x57115000;  /* SDRAM control (16 Mb)     */
//	} else
//	{
//	    *(int *)EMIF_SDRAMCTL = 0x47115000;  /* SDRAM control (8 Mb)      */
//	}
	*(int *)EMIF_SDRAMTIM = 0x00000578;  /* SDRAM timing (refresh)        */
	*(int *)EMIF_SDRAMEXT = 0x000a8529;  /* SDRAM Extension register      */
}
 
/*--------------------------------------------------------------*/
/* clear_memory_map()                                           */
/*--------------------------------------------------------------*/
clear_memory_map()
{
    GEL_MapOff();
}

/*--------------------------------------------------------------*/
/* FlushCache()                                                 */
/*--------------------------------------------------------------*/
FlushCache()   
{ 
    /* Invalidate L1P and L1D */
    *(int *)0x01840000 = (*(int *)0x01840000 | 0x00000300);  

    /* Clean L2 */
    *(int *)0x01845004 = 0x1;
}   

/*--------------------------------------------------------------*/
/* OnReset()                                                    */
/*--------------------------------------------------------------*/

OnReset(int nErrorCode)
{
	/* A debugger reset or GEL_Reset() does NOT reset the C6713
	* pll. Uncomment the following line if you want your pll
	* reset.
	*/
	/*reset_pll(); */
	init_emif();
}

/*--------------------------------------------------------------*/
/* OnPreFileLoaded()                                            */
/* This function is called automatically when the 'Load Program'*/
/* Menu item is selected.                                       */
/*--------------------------------------------------------------*/
OnPreFileLoaded()
{
/*	GEL_Reset(); 	 -- Commented out for CCS 2.20 */
	FlushCache(); 
	IER = 0;
	IFR = 0;
	init_emif();
}


/*--------------------------------------------------------------*/
/* OnRestart()                                                  */
/* This function is called by CCS when you do Debug->Restart.   */
/* The goal is to put the C6x into a known good state with      */
/* respect to cache, edma and interrupts.                       */
/* Failure to do this can cause problems when you restart and   */
/* run your application code multiple times.  This is different */
/* then OnPreFileLoaded() which will do a GEL_Reset() to get the*/
/* C6x into a known good state.                                 */
/*--------------------------------------------------------------*/
OnRestart(int nErrorCode )
{

      /* Turn off L2 for all EMIFA CE spaces.  App should
      *  manage these for coherancy in the application.
      *  GEL_TextOut("Turn off cache segment\n");
      */
      *(int *)0x1848200 = 0;  /* MAR0 */
      *(int *)0x1848204 = 0;  /* MAR1 */
      *(int *)0x1848208 = 0;  /* MAR2 */
      *(int *)0x184820c = 0;  /* MAR3 */
      
      /* Disable EDMA events and interrupts and clear any
      *  pending events.
      *  GEL_TextOut("Disable EDMA event\n");  
      */               
      *(int *)0x01A0FFE8 = 0;          /* CIERL */           
      *(int *)0x01A0FFF4 = 0;          /* EERL */
      *(int *)0x01A0FFF8 = 0xFFFFFFFF; /* ECRL */
      
      /* Disable other interrupts */
      IER = 0;
      IFR = 0;
}	

/*--------------------------------------------------------------*/
/* RESET MENU                                                   */
/*--------------------------------------------------------------*/ 
menuitem "Resets";

hotmenu ClearBreakPts_Reset_EMIFset()
{
	GEL_BreakPtReset();
	GEL_Reset();
	init_emif();
} 

hotmenu Flush_Cache() 
{ 
	FlushCache();
} 

hotmenu ResetPll()
{
	reset_pll();
}

hotmenu InitPll()
{
	init_pll();
}

hotmenu InitCpld()
{
	init_cpld();
}

/*--------------------------------------------------------------*/
/* MEMORY MAP MENU                                              */
/*--------------------------------------------------------------*/ 
menuitem "Memory Map";

hotmenu SetMemoryMap()
{
	setup_memory_map();
}

hotmenu ClearMemoryMap()
{
	clear_memory_map();
}

/*--------------------------------------------------------------*/
/* C6713 PLL SUPPORT                                            */
/*--------------------------------------------------------------*/
#define PLL_BASE_ADDR   0x01b7c000
#define PLL_PID         ( PLL_BASE_ADDR + 0x000 )
#define PLL_CSR         ( PLL_BASE_ADDR + 0x100 )
#define PLL_MULT        ( PLL_BASE_ADDR + 0x110 )
#define PLL_DIV0        ( PLL_BASE_ADDR + 0x114 )
#define PLL_DIV1        ( PLL_BASE_ADDR + 0x118 )
#define PLL_DIV2        ( PLL_BASE_ADDR + 0x11C )
#define PLL_DIV3        ( PLL_BASE_ADDR + 0x120 )
#define PLL_OSCDIV1     ( PLL_BASE_ADDR + 0x124 )

#define CSR_PLLEN          0x00000001
#define CSR_PLLPWRDN       0x00000002
#define CSR_PLLRST         0x00000008 
#define CSR_PLLSTABLE      0x00000040
#define DIV_ENABLE         0x00008000

reset_pll()
{
	/* Set the PLL back to power on reset state*/
    *(int *)PLL_CSR     = 0x00000048;
    *(int *)PLL_DIV3    = 0x00008001;
    *(int *)PLL_DIV2    = 0x00008001;
    *(int *)PLL_DIV1    = 0x00008000;
    *(int *)PLL_DIV0    = 0x00008000;
    *(int *)PLL_MULT    = 0x00000007;
    *(int *)PLL_MULT    = 0x00000007;
    *(int *)PLL_OSCDIV1 = 0x00080007;           
}

init_pll()
{
    /* When PLLEN is off DSP is running with CLKIN clock source,
    * currently 50MHz or 20ns clk rate.
    */
    *(int *)PLL_CSR  &= ~CSR_PLLEN;

    /* Reset the pll.  PLL takes 125ns to reset.    */
    *(int *)PLL_CSR  |= CSR_PLLRST;

    /* PLLOUT = CLKIN/(DIV0+1) * PLLM
    * 450    = 50/1 * 9
    */ 
    *(int *)PLL_DIV0    = DIV_ENABLE + 0;  
    *(int *)PLL_MULT    = 18;               


    *(int *)PLL_OSCDIV1 = DIV_ENABLE + 4;

    /* Program in reverse order. 
    *  DSP requires that pheriheral clocks be less then
    *  1/2 the CPU clock at all times.
    */

    *(int *)PLL_DIV3    = DIV_ENABLE + 4; 

    *(int *)PLL_DIV2    = DIV_ENABLE + 3; 

    *(int *)PLL_DIV1    = DIV_ENABLE + 1; 
    
    *(int *)PLL_CSR  &= ~CSR_PLLRST;

	/* Now enable pll path and we are off and running at 225MHz
	* with 90 MHz SDRAM.
	*/
    *(int *)PLL_CSR |= CSR_PLLEN;

}

/*--------------------------------------------------------------*/
/* LED_cycle()                                                  */
/*--------------------------------------------------------------*/
/*LED_cycle()
{
	LED3_on;
	LED2_on;
	LED1_on;
	LED2_on;
	LED3_on;
	LEDs_off;
} */ 

/*--------------------------------------------------------------*/
/* init_cpld() - Set CPLD to default state                      */
/*--------------------------------------------------------------*/
init_cpld()
{

	*(char*)DEC6713_CTL_REG = 0;
	//*(char*)CPLD_DC   = 0;
	//*(char*)CPLD_MISC = 0;
}
		
/*--------------------------------------------------------------*/
/* MEMORY MAP MENU                                              */
/*--------------------------------------------------------------*/ 
/*menuitem "Check DSK";
hotmenu QuickTest()
{
	LED_cycle();
	LED_cycle();
	LED_cycle();
	GEL_TextOut(" Switches: %d  Board Revision: %d CPLD Revision: %d\n\n","DSKOutput",1,1,1,
	              Get_Switches, Get_Board_Rev, Get_Cpld_Rev);	
}*/

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本三级韩国三级欧美三级| 色婷婷久久久综合中文字幕| 懂色中文一区二区在线播放| 欧美中文字幕一区二区三区| 久久精品欧美日韩精品| 亚洲国产精品麻豆| 成人永久aaa| 精品国产一区二区三区久久久蜜月| ●精品国产综合乱码久久久久| 欧美精品一卡两卡| 国产精品久久久久久久久免费丝袜| 国产日韩欧美电影| 天堂在线一区二区| 91污在线观看| 日本一区二区免费在线观看视频| www国产亚洲精品久久麻豆| 亚洲不卡一区二区三区| 97国产一区二区| 国产精品伦理一区二区| 国产精品一二三四五| 欧美一区二区高清| 亚洲国产精品综合小说图片区| 性久久久久久久久| 在线观看三级视频欧美| 亚洲另类在线一区| 91网址在线看| 一区av在线播放| 在线亚洲人成电影网站色www| 91极品美女在线| 国产精品国产三级国产普通话99| 亚洲免费在线观看| 97精品久久久午夜一区二区三区 | 丰满少妇久久久久久久| 欧美草草影院在线视频| 麻豆国产精品官网| 欧美成人r级一区二区三区| 视频一区国产视频| 91精品国产综合久久婷婷香蕉 | 欧美在线小视频| 一区二区免费看| 欧美三级在线播放| 亚洲成人777| 欧美精品久久天天躁| 日产精品久久久久久久性色| 欧美精选午夜久久久乱码6080| 日韩欧美国产1| 精品一区二区三区免费视频| 久久综合狠狠综合| av在线一区二区| 亚洲一区二区三区在线| 91精品国产手机| 国产一区二区三区| 亚洲蜜桃精久久久久久久| 91福利国产精品| 婷婷激情综合网| 精品久久久久久久久久久久久久久 | 亚洲一区二区三区激情| 欧美一区二区三区视频免费播放| 久久精品一二三| 99久久婷婷国产综合精品| 一区二区三区在线免费观看| 欧美精品日韩一区| 国产电影精品久久禁18| 亚洲精品v日韩精品| 欧美日韩中文字幕一区二区| 久久精品国产99| 亚洲精品美腿丝袜| 337p粉嫩大胆色噜噜噜噜亚洲| 午夜精品123| 久久久久久免费网| 欧美亚洲动漫另类| 国产sm精品调教视频网站| 一区二区三区日韩在线观看| 精品欧美黑人一区二区三区| 91免费看片在线观看| 久久精品国产网站| 亚洲精品国产精华液| 久久精品男人的天堂| 欧美精品久久天天躁| 99久久99久久久精品齐齐| 美国精品在线观看| 一区二区三区四区五区视频在线观看 | 偷拍一区二区三区四区| 久久免费的精品国产v∧| 在线精品视频小说1| 懂色av一区二区三区免费观看 | 欧美一区二区在线免费观看| 成人精品电影在线观看| 亚洲成av人影院| 亚洲欧美色图小说| 久久久99久久| 欧美成人一区二区| 欧美日韩aaaaa| 色中色一区二区| 成人综合日日夜夜| 国产精品香蕉一区二区三区| 喷水一区二区三区| 日韩中文欧美在线| 亚洲激情图片小说视频| 中文字幕一区二区三区av| 337p日本欧洲亚洲大胆色噜噜| 国产精品99久久久久久似苏梦涵| 久久这里只精品最新地址| 欧美高清hd18日本| 欧美另类一区二区三区| 欧美色综合久久| 欧美日韩在线播放三区四区| 91丨porny丨首页| aaa欧美日韩| 91麻豆国产福利精品| 成人午夜在线视频| 国产不卡高清在线观看视频| 国产精品99久久久久| 国产精品白丝jk黑袜喷水| 国产精品一区二区三区四区 | 日本欧美大码aⅴ在线播放| 亚洲激情在线播放| 亚洲摸摸操操av| 亚洲免费观看视频| 亚洲成人资源网| 亚洲成人1区2区| 免费人成黄页网站在线一区二区 | 91精品综合久久久久久| 91精品午夜视频| 在线成人av网站| 日韩欧美不卡一区| 国产亚洲成aⅴ人片在线观看| 91成人看片片| 欧美日韩中文字幕精品| 91精品国产综合久久精品麻豆| 国产精品18久久久久久久网站| 亚洲免费电影在线| 亚洲一区二区三区四区在线观看 | 精品久久久久久无| 久久久久久久久久久久久久久99 | 精品国产1区二区| 国产片一区二区| 亚洲精品国久久99热| 香港成人在线视频| 免费的国产精品| 大尺度一区二区| 欧美日韩精品三区| 久久久久久久久久电影| 伊人一区二区三区| 美女视频网站久久| 99久久国产免费看| 欧美猛男男办公室激情| 久久精品一区二区三区四区| 自拍偷拍欧美激情| 麻豆91精品91久久久的内涵| 福利一区福利二区| 欧美精品高清视频| 国产精品国产三级国产aⅴ入口 | 国产suv一区二区三区88区| 色综合久久天天| 欧美成人艳星乳罩| 亚洲乱码中文字幕| 激情综合色丁香一区二区| 91一区二区三区在线观看| 在线综合视频播放| 国产精品久久久久久久久晋中 | 午夜精品久久久久久| 国产精品综合在线视频| 欧美亚洲日本一区| 日韩精品一区二区三区swag| 亚洲男人都懂的| 高清av一区二区| 日韩亚洲欧美在线| 亚洲一区二区视频在线观看| 国产成+人+日韩+欧美+亚洲| 欧美精品日韩综合在线| 亚洲欧洲性图库| 国产精品1区2区3区在线观看| 国产一区二区三区黄视频| 欧美色老头old∨ideo| 国产精品女主播在线观看| 日韩经典中文字幕一区| 91在线视频免费观看| 久久久一区二区三区捆绑**| 蜜桃视频在线一区| 欧美日韩国产综合一区二区三区| 欧美日韩亚洲不卡| 亚洲免费资源在线播放| 国产精品18久久久久久久久久久久 | 日韩午夜在线影院| 亚洲电影在线免费观看| 91视频在线观看| 中文字幕一区二区视频| 国产ts人妖一区二区| 99精品视频中文字幕| 91精品国产一区二区三区香蕉| 色久优优欧美色久优优| 国产拍欧美日韩视频二区| 国产一区二区三区精品视频| 欧美成人一区二区三区片免费| 久久午夜电影网| 久久99精品久久久久婷婷| 日韩欧美123| 男男gaygay亚洲| 日韩欧美中文字幕公布|